## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# 4509 Group

### Interrupt

#### 1. Abstruct

The following article provides application examples and setting examples of interrupt of 4509 Group.

#### 2. Introduction

The explanation of this issue is applied to the following condition:

- Microcomputer: 4509 Group• Oscillation Frequency: 4 MHz (External 0 interrupt, Timer 1 interrupt), 2 MHz (Timer 2 interrupt)
- System Clock : Through Mode (Frequency not divided)

Due to the bit location for the control register, a bit with no function may be operated in some cases. Values can be optionally set on those bits.

In this issue, application examples and setting examples of the followings are provided.

- External 0 interrupt
- Timer 1 interrupt
- Timer 2 interrupt



#### 3. Relevant Registers

#### 3.1 Interrupt Control Register V1

Table 3.1 shows the bit configuration for Interrupt control register V1. Writing to register V1 can be performed by TV1A instruction after setting values to register A. Furtuer, contents of register V1 can be transferred by TAV1 instruction.

| Table 3.1 E | Bit Configuration | for Interrupt | Control | Register V1 |
|-------------|-------------------|---------------|---------|-------------|
|             |                   |               |         |             |

|      | Interrupt control register V1   |                                                         | reset : 00002        | at RAM back-up: 00002          | R/W<br>TAV1/TV1A |
|------|---------------------------------|---------------------------------------------------------|----------------------|--------------------------------|------------------|
| V13  | Timer 2 interrupt enable bit    | 0                                                       | Disabled (SNZT2 in   | struction is valid)            |                  |
| V 13 |                                 | 1                                                       | Enabled (SNZT2 in    | struction is invalid)          |                  |
| V12  | Timer 1 interrupt enable bit    | 0                                                       | Disabled (SNZT1 in   | struction is valid)            |                  |
| V 12 |                                 | 1                                                       | Enabled (SNZT1 in    | struction is invalid)          |                  |
| V11  | Not used                        | 0<br>This bit has no function but read/write is enabled |                      |                                |                  |
| VII  | Not used                        | 1                                                       | This bit has no func | tion but read/write is enabled |                  |
| V10  | External 0 interrupt enable bit | 0                                                       | Disabled (SNZ0 ins   | truction is valid)             |                  |
| VIO  |                                 | 1                                                       | Enabled (SNZ0 inst   | ruction is invalid)            |                  |

Note 1. "R" represents read enabled, and "W" represents write enabled.

Note 2. Unsued bit s for interrupt setting.

#### 3.2 Interrupt Control Register V2

Table 3.2 shows the bit configuration for Interrupt control register V2.

Writing to register V2 can be performed by TV2A instruction after setting values to register A. Further, contents of register V2 can be transferred to register A by TAV2 instruction.

| Table 2.2 Dit Configuration | for Interrupt | Control Dogistor 1/2 |
|-----------------------------|---------------|----------------------|
| Table 3.2 Bit Configuration | ior interrupt | Control Register VZ  |

|              | Interrupt control register V2 |   | at reset: 00002     | at RAM back-up: 00002             | R/W<br>TAV2/TV2A |
|--------------|-------------------------------|---|---------------------|-----------------------------------|------------------|
| V23          | Serial interface              | 0 | Disabled (SNZSI     | instruction is valid)             |                  |
| VZ3          | interrupt enable bit          | 1 | Enabled (SNZSI i    | nstruction is invalid)            |                  |
| V22          | A/D interrupt enable bit      | 0 | Disabled (SNZAD     | instruction is valid)             |                  |
| V <b>Z</b> Z |                               | 1 | Enabled (SNZAD      | instruction is invalid)           |                  |
| V21          | Not used                      | 0 | This bit has no fu  | nction but read/write is enabled  |                  |
| V 2 1        |                               | 1 |                     | icitori bat read/write is chabied |                  |
| V20          | Not used                      | 0 | Thit hit has no fur | ction but read/write is enabled   |                  |
| V 20         |                               | 1 |                     | ionon but read, while is chabled  |                  |

Note 1. "R" represents read enabled, and "W" represents write enabled.

Note 2. Unused bit for interrupt setting



#### 3.3 Interrupt Control Register I1

Table 3.3 shows the bit configuration for Interrupt control register I1. Writing to register I1 can be performed by TI1A instruction after setting values to register A. Further, contents of register I1 can be transfered to register A by TAI1 instruction.

| Table 3.3 | <b>Bit Configuration</b> | for Interrupt | Control Register I1 |
|-----------|--------------------------|---------------|---------------------|
|           | Die Oornigulation        | ior micriupi  | Control Register II |

|             | Interrupt control register I1                | at | reset: 00002                     | at RAMback-up: Hold                                | R/W<br>TAI1/TI1A |
|-------------|----------------------------------------------|----|----------------------------------|----------------------------------------------------|------------------|
| 11.0        | INIT input control bit (Note 2)              | 0  | INT pin input o                  | lisabled                                           |                  |
| 113         | INT input control bit (Note 2)               | 1  | INT pin input e                  | nabled                                             |                  |
| 112         | Interrupt valid waveform for INT pin/        | 0  | Falling wavefor instruction)"L"  | rm ("L" level of INT pin is recognized w level     | ith the SNZI0    |
| 112         | return level selection bit (Note 2)          | 1  | Rising wavefo<br>instruction/"H" | rm ("H" level of INT pin is recognized wi<br>level | th the SNZI0     |
| <b>I1</b> 1 | INIT his adapt detection size it control bit | 0  | One-sided edg                    | ge detected                                        |                  |
| 111         | INT pin edge detection circuit control bit   | 1  | Both edges de                    | tected                                             |                  |
| <b>11</b> 0 | INT pin timer 1 control enable bit           | 0  | Disabled                         |                                                    |                  |
| 110         |                                              | 1  | Enabled                          |                                                    |                  |

Note 1. "R" represents read enabled, and "W" represents write enabled.

Note 2. "1" is occasionally set to External interrupt request flag (EXF0) when the contents of bit I12 or bit I13 is changed.

#### 3.4 Timer Control Register PA

Table 3.4 shows the bit configuration for Timer control register PA. Writing to register PA is achieved by TPAA instruction after setting values to register A.

| Table 3.4 | Bit Configuration f | or Timer Control Register PA |
|-----------|---------------------|------------------------------|
|-----------|---------------------|------------------------------|

|     | Timer control register PA | a | t reset: 02      | at RAM back-up02 | W<br>TPAA |
|-----|---------------------------|---|------------------|------------------|-----------|
| PAo | Prescaler control bit     | 0 | Stop (State init | tialized)        |           |
| 170 |                           | 1 | Operating        |                  |           |

Note 1. "W" represents write enabled.



#### 3.5 Timer Control Register W1

Table 3.5 describes the bit configuration for Timer control register W1.

Writing to register W1 can be performed by TW1A after setting values to register A.

Further, contents of register W1 can be transfered to register A by TAW1 instruction.

#### Table 3.5 Bit Configuration for Timer Control Register W1

|       | Timer control register W1         | at reset: 00002 |       | 00002         | at RAM back-up: 00002     | R/W<br>TAW1/TW1A |
|-------|-----------------------------------|-----------------|-------|---------------|---------------------------|------------------|
| W13   | PWM1 function control bit         | 0               | PWM1  | Ifunction in  | valid                     |                  |
| VV13  |                                   | 1               | PWM1  | I function va | lid                       |                  |
| W12   | TImer 1 control bit               | 0 Stop (Hold)   |       |               |                           |                  |
| VV 12 |                                   | 1               | Opera | te            |                           |                  |
|       |                                   | W11             | W10   |               | Count source              |                  |
| W11   |                                   | 0               | 0     | PWM2 sig      | nal                       |                  |
|       | Timer 1 count source slection bit | 0               | 1     | Prescaler     | output (ORCLK)            |                  |
| W10   |                                   | 1               | 0     | CNTR1 In      | put                       |                  |
| ••••  |                                   | 1               | 1     | On-chip or    | csillator clock (f(RING)) |                  |

Note 1: "R" represents read enabled, and "W" represents write enabled.

#### 3.6 Timer Control Register W2

Table 3.6 shows the bit configuration for Timer control register W2.

Writing to register W2 can be performed by TW2A instruction after setting values to register A.

Table 3.6 Bit Configuration for Timer Control Register W2.

|      | Timer Control Register W2          | а                       | t reset: | 00002                 | at RAM back-up: 00002  | R/W<br>TAW2/TW2A |
|------|------------------------------------|-------------------------|----------|-----------------------|------------------------|------------------|
| W23  | PWM2 function control bit          | 0                       | PWM2     | 2 function dis        | sabled                 |                  |
| VVZ3 |                                    | 1 PW                    |          | PWM2 function enabled |                        |                  |
| W22  | Timer 2 control bit                | 0 Stop (state retained) |          |                       |                        |                  |
| VVZ2 |                                    | 1                       | Opera    | te                    |                        |                  |
|      |                                    | W21                     | W20      |                       | Count source           |                  |
| W21  |                                    | 0                       | 0        | Timer 1 un            | derflow signal (T1UDF) |                  |
|      | Timer 2 count source selection bit | 0                       | 1        | Prescaler of          | output (ORCLK)         |                  |
| W20  |                                    | 1                       | 0        | CNTR0 inp             | put                    |                  |
| VV20 |                                    | 1                       | 1        | System clo            | ock (STCK)             |                  |

Note1: "R" represents read enabled, and "W" represents write enabled.



#### 4. Application Examples of Interrupt

#### 4.1 External 0 Interrupt

INT, an external interrupt pin, select s valid waveform and detects a falling edge  $(H \rightarrow L)$ , a rising edge  $(L \rightarrow H)$  or both edges  $(H \rightarrow L \text{ and } L \rightarrow H)$ .

Overview: Performs external 0 interrupt with a falling edge  $(H \rightarrow L)$ , a rising edge  $(L \rightarrow H)$ , or both edges  $(H \rightarrow L \text{ and } L \rightarrow H)$  as a trigger.

Specification: Enables external 0 interrupt to occur by detecting both edges of the external signal.

Figure 4.1 shows the opearation example of external 0 interrupt whereas Figure 4.2 provides the setting example of external 0 interrupt.

#### 4.2 Timer 1 Interrupt

Using Timer 1, a fixed-cycle interrupt based on the setting value can be performed.

| Overview:      | Performs a fixed-cycle interrupt by underflow singnal of timer 1                                     |
|----------------|------------------------------------------------------------------------------------------------------|
| Specification: | Allows timer 1 interrupt to perform at an interval of 1 ms using the prescaler and timer 1 to divide |
|                | the system clock frequency (= $4.0 \text{ MHz}$ ).                                                   |

Figure 4.3 shows the setting examples of timer 1 fixed-cycle interrupt.

#### 4.3 Timer 2 Interrupt

Using Timer 2, a fixed-cycle interrrupt based on the setting value can be performed.

Overvies: Performs a fixed cycle interrupt by underflow signal of timer 2.

Specification: Allows timer 2 interupt to perform at an interval of 1.25 ms, using timer 2 to divide the system clock frequency (=2.0 MHz).

Figure 4.4 shows the setting example of timer 2 fixed-cycle interrupt



Figure 4.1 Operation Example of External 0 Interrupt



| Interrupt enable flag INTE                                                                                                                                                                                                   | "0"<br>ыз ыз                                  | All interrupts disabled (DI instruction)                                                                                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Interrupt control register V1                                                                                                                                                                                                |                                               | External 0 interrupt disabled (TV1A instruction)                                                                                |
|                                                                                                                                                                                                                              | *                                             |                                                                                                                                 |
| <ol> <li>PortSetting<br/>Select input setting for the port used for ex</li> </ol>                                                                                                                                            | xternal 0 interrupt performa                  | ance                                                                                                                            |
| Port output structure control register FR1                                                                                                                                                                                   | b3 b0<br>0 X X X                              | N-channel open-drain output selected                                                                                            |
|                                                                                                                                                                                                                              |                                               | (TFR1A instructio)                                                                                                              |
| Pull-up control register PU1                                                                                                                                                                                                 | b3         b0           0         X         X | Pull-up transistor Off<br>(TPU1A instruction)                                                                                   |
| Port P13 output latch                                                                                                                                                                                                        | b3 b0                                         | Input setting (OP1A instruction)                                                                                                |
|                                                                                                                                                                                                                              |                                               |                                                                                                                                 |
| 3. ValidWaveformSetting                                                                                                                                                                                                      | <b>,</b>                                      |                                                                                                                                 |
| Select valid waveform for Port INT                                                                                                                                                                                           | b3 b0                                         |                                                                                                                                 |
| Interrupt control register 11                                                                                                                                                                                                | 1 X 1 X                                       | INT input enabled (TI1A instruction)<br>Both edges detected                                                                     |
|                                                                                                                                                                                                                              | *                                             |                                                                                                                                 |
| 4. No Operation                                                                                                                                                                                                              | NOP instruction                               |                                                                                                                                 |
|                                                                                                                                                                                                                              | *                                             |                                                                                                                                 |
| <ol> <li>Interrupt RequestClear<br/>Clear the enable condition for external 0 int</li> </ol>                                                                                                                                 | torrunt                                       |                                                                                                                                 |
| External interrupt request flag EXF0                                                                                                                                                                                         | "0" Ех                                        | xternal interrupt enable condition cleared<br>(SNZ0 instruction)                                                                |
|                                                                                                                                                                                                                              |                                               |                                                                                                                                 |
|                                                                                                                                                                                                                              | +                                             | ,                                                                                                                               |
| Note: While performing the proc                                                                                                                                                                                              |                                               | struction after SNZ0 instruction in n of Interrupt request flag EXF0.                                                           |
| Note: While performing the proc                                                                                                                                                                                              |                                               |                                                                                                                                 |
| Note: While performing the proc                                                                                                                                                                                              | pped due to the conditio                      |                                                                                                                                 |
| Note: While performing the proc<br>case the next instruction is skip<br>6. EnableInterrupt                                                                                                                                   | pped due to the conditio                      |                                                                                                                                 |
| <ul> <li>Note: While performing the processing of the next instruction is skip</li> <li>6. EnableInterrupt</li> <li>Enable external 0 interrupt which has been and the processing of the next instruction is skip</li> </ul> | disabled                                      | n of Interrupt request flag EXF0.                                                                                               |
| <ul> <li>Note: While performing the processes the next instruction is skip</li> <li>EnableInterrupt</li> <li>Enable external 0 interrupt which has been of Interrupt control register V1</li> </ul>                          | disabled<br>X X X 1                           | n of Interrupt request flag EXF0.<br>External 0 interrupt enabled (TV1A instruction)<br>All interrupts enabled (El instruction) |

Figure 4.2 Setting Example of External 0 Interrupt



| 1 Dischlalaterrunt                                           |                                                             |   |
|--------------------------------------------------------------|-------------------------------------------------------------|---|
| 1. DisableInterrupt<br>Disable timer 1 interrupt temporarily |                                                             |   |
| Interrupt enable flag INTE                                   | "0" All inetrrupts disabled (DI instruction)                |   |
|                                                              | b3 b0                                                       |   |
| Interrupt control register V1                                | X 0 X X<br>Timer 1 interrupt disabled (TV1A instruction)    |   |
|                                                              |                                                             |   |
| L                                                            |                                                             |   |
|                                                              |                                                             |   |
|                                                              |                                                             | - |
| 2. Stop Timer Operation and Prescaler Op                     | eration                                                     |   |
| Temporarily stop timer 1 and prescaler                       |                                                             |   |
|                                                              | b3 b0                                                       |   |
| Timer control register W1                                    | X 0 X X Timer 1 stoped (TW1A instruction)                   |   |
| <b> </b>                                                     |                                                             |   |
|                                                              |                                                             |   |
| Timer control register PA                                    | 0 Prescaler stoped (TPAA instruction)                       |   |
|                                                              |                                                             |   |
|                                                              |                                                             |   |
|                                                              | •                                                           | _ |
| 3. Timer Value Setting                                       |                                                             |   |
| Set the count interval for timer 1 (*A below                 |                                                             |   |
| Prescaler reload register RPS                                | "OF16" Prescaler count value: 15 (TPSAB instruction)        |   |
| Timer 1 reload register R1L                                  | "5216" Timer count value: 82 (T1AB instruction)             |   |
|                                                              |                                                             |   |
|                                                              | ★                                                           | _ |
| 4. Interrupt RequestClear                                    |                                                             |   |
| Clear the enable condition for timer 1                       |                                                             |   |
| Timer 1 interrupt request flagT1F                            | "0" Timer 1 interrupt enable condition cleared              |   |
|                                                              | (SNZ T1 instruction)                                        |   |
|                                                              |                                                             |   |
| (                                                            | · `                                                         |   |
|                                                              | edure 4, insert NOP instruction after SNZT1 instruction in  |   |
| case the next instruction is ski                             | oped due to the condition of T1F.                           |   |
| $\sim$                                                       |                                                             |   |
|                                                              |                                                             |   |
| 5. Start Timer Operation and Prescaler O                     | peration                                                    |   |
| Restart timer 1 and prescaler which stope                    |                                                             |   |
| Select timer 1 count source                                  |                                                             |   |
|                                                              | <u>_b3 b0</u>                                               |   |
| Timer control register W1                                    | 0 1 0 1 Timer 1 started (TW1A instruction)                  |   |
|                                                              | Timer 1 count source: prescaler                             |   |
|                                                              |                                                             | 1 |
| Timer control register PA                                    | 1 Prescaler started (TPAA instruction)                      | 1 |
|                                                              |                                                             |   |
|                                                              | $\perp$                                                     |   |
|                                                              | ▼                                                           | - |
| 6. EnableInterrupt                                           |                                                             | 1 |
| Enable timer 1 interrupt which has been dis                  |                                                             |   |
| 1, , , , , , , , , ,                                         |                                                             |   |
| Interrupt control register V1                                | X 1 X X Timer 1 interrupt enabled (TV1A instruction)        |   |
|                                                              |                                                             | 1 |
| Interrupt enable flag INTE                                   | "1" All interrupts enbaled (El instruction)                 | 1 |
|                                                              |                                                             |   |
|                                                              | ★                                                           |   |
|                                                              | Fixed period interrupt                                      |   |
|                                                              | starts                                                      |   |
| *A: The following shows how to s                             | et timer 1 count value when executing interrupt every 1 ms. |   |
| -                                                            |                                                             |   |
|                                                              |                                                             |   |
| 1 ms≒ (4.0 MHz) - 1<br>~~~~~~~~                              | × 3 × (15+1) × (82+1)                                       |   |
|                                                              |                                                             |   |
| Systemclock                                                  | Instruction Prescaler Timer1countvalue                      |   |
| Systemclock                                                  | Instruction Prescaler Timer1countvalue<br>clock countvalue  |   |
| Systemclock                                                  |                                                             |   |
| Systemclock                                                  |                                                             |   |
|                                                              |                                                             |   |

Figure 4.3 Setting Example of Fixed Cycle Timer 1 Interrupt





Figure 4.4 Setting Example of Fixed Cycle Timer 2 Interrupt



#### 5. Reference Software Programs

Reference software programs are available on Renesas Technology Corporation Website. To obtain the programs, click "Application Note" on the left side of the 4509 Group page.

#### 6. Reference Documents

Datasheet 4509 Group Datasheet

Before using this material, please visit our website to verify that it is the most updated document available.

#### 7. Our Official Website and Inquiry Contact

Renesas Technology Corporation Website <u>http://www.renesas.com/</u>

Inquiry Contact http://www.renesas.com/inquiry csc@renesas.com



| Revision | History |
|----------|---------|
|----------|---------|

## 4509 Group Interrupt Application Note

| Rev. | Date          | Description |                      |
|------|---------------|-------------|----------------------|
|      |               | Page        | Summary              |
| 1.00 | July 01, 2006 |             | First Edition Issued |
|      |               |             |                      |
|      |               |             |                      |
|      |               |             |                      |
|      |               |             |                      |



#### Keep safety first in your circuit designs!

1. Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.

2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.

3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).

4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.

5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.

6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.

7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.