# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# 3850 Group (Spec.A)

# List of Registers

#### 1. Abstract

The following article describes the control registers of the 3850 Group (Spec.A).

#### 2. Introduction

The explanation of this issue is applied to the following condition: Applicable MCU: 3850 Group (Spec.A)

## 3. Structure of Register

The figure of each register structure describes its functions, contents at reset, and attributes as follows:





# 4 List of registers



Fig. 4.1 Structure of Port Pi



Fig. 4.2 Structure of Port Pi direction register





Fig. 4.3 Structure of Port P0, P1, P2 pull-up control register



Fig. 4.4 Structure of Port P3 pull-up control register





Fig. 4.5 Structure of Port P4 pull-up control register



Fig. 4.6 Structure of Serial I/O2 control register 1



| Serial I/O2 control register 2 |   |                                                       |                                                       |          |   |   |  |  |
|--------------------------------|---|-------------------------------------------------------|-------------------------------------------------------|----------|---|---|--|--|
| b7 b6 b5 b4 b3 b2 b1 b0        |   | rial I/O2 control register 2<br>O2CON2: address 1616) |                                                       |          |   |   |  |  |
|                                | b | Name                                                  | Functions                                             | At reset | R | W |  |  |
|                                | 0 | Optional transfer bits                                | b2b1b0<br>0 0 0: 1 bit<br>0 0 1: 2 bit                | 1        | 0 | 0 |  |  |
|                                | 1 |                                                       | 0 1 0: 3 bit<br>0 1 1: 4 bit<br>1 0 0: 5 bit          | 1        | 0 | 0 |  |  |
|                                | 2 |                                                       | 1 0 1: 6 bit<br>1 1 0: 7 bit<br>1 1 1: 8 bit          | 1        | 0 | 0 |  |  |
|                                | 3 | Nothing is arranged f                                 | or these bits. These are                              | 0        | 0 | X |  |  |
|                                |   | write disabled bits. When these bits are read         |                                                       | 0        | 0 | X |  |  |
| [                              | 5 | 5 out, the contents are "0".                          |                                                       |          | 0 | X |  |  |
| ļ                              | 6 | Serial I/O2<br>I/O comparison<br>signal control bit   | 0: P4 <sub>3</sub> I/O<br>1: S <sub>CMP2</sub> output | 0        | 0 |   |  |  |
| Ļ                              | 7 | Sout2 pin control bit (P01)                           | 0: Output active 1: Output high-impedance             | 0        | 0 | 0 |  |  |

Fig. 4.7 Structure of Serial I/O2 control register 2



Fig. 4.8 Structure of Serial I/O2 register



Fig. 4.9 Structure of Transmit/Receive buffer register



| Serial I/O1 status register |      |                                                              |                                                           |          |   |   |  |
|-----------------------------|------|--------------------------------------------------------------|-----------------------------------------------------------|----------|---|---|--|
| b7 b6 b5 b4 b3 b2 b1 b0     | Seri | al I/O1 status register (S                                   | IOSTS: address 1916)                                      |          |   |   |  |
|                             | b    | Name                                                         | Functions                                                 | At reset | R | W |  |
|                             | 0    | Transmit buffer empty flag (TBE)                             | 0: Buffer full<br>1: Buffer empty                         | 0        | 0 | × |  |
|                             | 1    | Receive buffer full flag (RBF)                               | 0: Buffer empty<br>1: Buffer full                         | 0        | 0 | X |  |
|                             | 2    | Transmit shift<br>register shift<br>completion flag<br>(TSC) | Transmit shift in progress     Transmit shift completed   | 0        | 0 | × |  |
|                             | 3    | Overrun error flag<br>(OE)                                   | 0: No error<br>1: Overrun error                           | 0        | 0 | X |  |
|                             |      | Parity error flag<br>(PE)                                    | 0: No error<br>1: Parity error                            | 0        | 0 | X |  |
|                             | 5    | Framing error flag (FE)                                      | 0: No error<br>1: Framing error                           | 0        | 0 | × |  |
| į į                         | 6    | Summing error flag (SE)                                      | 0: (OE) U (PE) U (FE) = 0<br>1: (OE) U (PE) U (FE) = 1    | 0        | 0 | × |  |
| <u> </u>                    | 7    |                                                              | for this bit. This bit is a nen this bit is read out, the | 1        | 0 | X |  |

Fig. 4.10 Structure of Seial I/O1 status register



Fig. 4.11 Structure of Seial I/O1 control register



| UART control register |        |                                                          |                                                              |          |   |   |  |  |
|-----------------------|--------|----------------------------------------------------------|--------------------------------------------------------------|----------|---|---|--|--|
|                       |        | RT control register<br>RTCON: address 1B <sub>16</sub> ) |                                                              |          |   |   |  |  |
|                       | b      | Name                                                     | Functions                                                    | At reset | R | W |  |  |
|                       | 0      | Character length selection bit (CHAS)                    | 0: 8 bits<br>1: 7 bits                                       | 0        | 0 | 0 |  |  |
|                       | 1      | Parity enable bit (PARE)                                 | Parity checking disabled     Parity checking enabled         | 0        | 0 | 0 |  |  |
|                       | 2      | Parity selection bit (PARS)                              | 0: Even parity<br>1: Odd parity                              | 0        | 0 | 0 |  |  |
|                       | 3      | Stop bit length selection bit (STPS)                     | 0: 1 stop bit<br>1: 2 stop bits                              | 0        | 0 | 0 |  |  |
|                       |        | P25/TxD P-channel<br>output disable bit<br>(POFF)        | In output mode 0: CMOS output 1: N-channel open-drain output | 0        | 0 | 0 |  |  |
|                       | 5      |                                                          | for these bits. These are                                    | 1        | _ | X |  |  |
| i                     | 6<br>7 | write disabled bits. Vout, the contents are              | When these bits are read "1".                                | 1        | 0 | X |  |  |

Fig. 4.12 Structure of UART control register



Fig. 4.13 Structure of Baud rate generator



Fig. 4.14 Structure of PWM control register



| PWM prescaler  b7 b6 b5 b4 b3 b2 b1 b0 | PWM prescaler<br>(PREPWM: address 1E16)                                                      |               |
|----------------------------------------|----------------------------------------------------------------------------------------------|---------------|
|                                        | b Functions                                                                                  | At reset R W  |
|                                        | Set the PWM period.                                                                          | Undefined O O |
|                                        | •The value set in this register is written to both PWM prescaler pre-latch and PWM prescaler | Undefined O O |
|                                        | 2 latch at the same time.                                                                    | Undefined O O |
|                                        |                                                                                              | Undefined O O |
|                                        | 4 changed value is output at the next period.                                                | Undefined O O |
|                                        | 5 • When this register is read out, the count value                                          | Undefined O O |
| <u> </u>                               | of the PWM prescaler latch is read out.                                                      | Undefined O O |
| İ                                      | 7                                                                                            | Undefined O O |
|                                        |                                                                                              |               |

Fig. 4.15 Structure of PWM prescaler



Fig. 4.16 Structure of PWM register



Fig. 4.17 Structure of Prescaler 12, Prescaler X, Prescaler Y





Fig. 4.18 Structure of Timer 1



Fig. 4.19 Structure of Timer 2





Fig. 4.20 Structure of Timer XY mode register

Table 4.1 CNTR<sub>0</sub>/CNTR<sub>1</sub> active edge switch bit function

| Timer X /Timer Y | Set   | Timer function                | CNTR <sub>0</sub> / CNTR <sub>1</sub> interrupt request        |
|------------------|-------|-------------------------------|----------------------------------------------------------------|
| operation modes  | value |                               | occurrence source                                              |
| Timer mode       | "0"   | No influence to timer count   | CNTR <sub>0</sub> /CNTR <sub>1</sub> input signal falling edge |
|                  | "1"   | No influence to timer count   | CNTR <sub>0</sub> /CNTR <sub>1</sub> input signal rising edge  |
| Pulse output     | "0"   | Pulse output start: Beginning | Output signal falling edge count                               |
| mode             |       | at "H" level                  |                                                                |
|                  | "1"   | Pulse output start: Beginning | Output signal rising edge count                                |
|                  |       | at "L" level                  |                                                                |
| Event counter    | "0"   | Rising edge count             | Input signal falling edge count                                |
| mode             | "1"   | Falling edge count            | Input signal rising edge count                                 |
| Pulse width      | "0"   | "H" level width measurement   | Input signal falling edge count                                |
| measurement mode | "1"   | "L" level width measurement   | Input signal rising edge count                                 |





Fig. 4.21 Structure of Timer X, Timer Y



Fig. 4.22 Structure of Timer count source selection register



| A-D control register    | - |                                           |                                                        |          |   |   |
|-------------------------|---|-------------------------------------------|--------------------------------------------------------|----------|---|---|
| b7 b6 b5 b4 b3 b2 b1 b0 |   | 0 control register<br>OCON: address 3416) |                                                        |          |   |   |
|                         | b | Name                                      | Functions                                              | At reset | R | W |
|                         | 0 | Analog input pin selection bits           | b2 b1 b0<br>0 0 0: P30/AN0                             | 0        | 0 | 0 |
|                         | 1 |                                           | 0 0 1: P31/AN1<br>0 1 0: P32/AN2                       | 0        | 0 | 0 |
|                         | 2 |                                           | 0 1 1: P33/AN3<br>1 0 0: P34/AN4                       | 0        | 0 | 0 |
|                         | 3 |                                           | for this bit. This is a write his bit is read out, the | 0        | 0 | × |
|                         | 4 | AD conversion completion bit              | Conversion in progress     Conversion completed        | 1        | 0 | 0 |
|                         | 5 |                                           |                                                        | 0        | _ | × |
|                         | 6 |                                           |                                                        |          | 0 | × |
|                         | 7 | out, the contents are                     | 9 °U°.                                                 | 0        | 0 | × |

Fig. 4.23 Structure of A-D control register



Fig. 4.24 Structure of A-D conversion low-order register



Fig. 4.25 Structure of A-D conversion high-order register





Fig. 4.26 Structure of A-D input selection register



Fig. 4.27 Structure of MISRG





Fig. 4.28 Structure of Watchdog timer control register



Fig. 4.29 Structure of Interrupt edge selection register





Fig. 4.30 Structure of CPU mode register



Fig. 4.31 Structure of Interrupt request register 1





Fig. 4.32 Structure of Interrupt request register 2



Fig. 4.33 Structure of Interrupt control register 1



|                    | Interrupt control register 2 |                                                 |                                                 |          |   |                    |  |  |  |
|--------------------|------------------------------|-------------------------------------------------|-------------------------------------------------|----------|---|--------------------|--|--|--|
| 1171 1 1 1 1 1 1 1 |                              | rrupt control register 2<br>DN2 : address 3F16) |                                                 |          |   |                    |  |  |  |
|                    | b                            | Name                                            | Functions                                       | At reset | R | W                  |  |  |  |
|                    | 0                            | Timer 1 interrupt enable bit                    | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | 0 | 0                  |  |  |  |
|                    | 1                            | Timer 2 interrupt enable bit                    | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | 0 | $\overline{\circ}$ |  |  |  |
|                    | 2                            | Serial I/O1 receive interrupt enable bit        | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | 0 | 0                  |  |  |  |
|                    | 3                            | Serial I/O1 transmit interrupt enable bit       | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | 0 | 0                  |  |  |  |
|                    | 4                            | CNTRo interrupt enable bit                      | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | 0 | $\overline{\circ}$ |  |  |  |
|                    | 5                            | CNTR1 interrupt enable bit                      | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | 0 | $\overline{\ }$    |  |  |  |
|                    | 6                            | A-D converter interrupt enable bit              | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | 0 | $\overline{\circ}$ |  |  |  |
| į                  | 7                            | Fix this bit to "0".                            |                                                 | 0        | 0 |                    |  |  |  |

Fig. 4.34 Structure of Interrupt control register 2



Fig. 4.35 Structure of Flash memory control register (Flash memory version only)



# 5. Reference Program Example

Please find the reference program on the Renesas Technology website. Click the upper left menu of the screen "Application Notes" on the 740 family.

### 6. Reference

Data Sheet 3850 Group (Spec.A) Data Sheet

Technical News/Technical Update
Before using this material, please visit our website to verify that this is the most updated document available.

## 7. Website and Support

Renesas Technology Corporation Semiconductor Home Page http://www.renesas.com

E-mail Support

E-mail: csc@renesas.com



| REVISION HISTORY | 3850 Group (Spec.A) List of registers |
|------------------|---------------------------------------|
|------------------|---------------------------------------|

| Day  | Data         |      | Description                                                       |
|------|--------------|------|-------------------------------------------------------------------|
| Rev. | Date         | Page | Summary                                                           |
| 1.00 | Nov 14, 2005 | -    | This application note is issued using the information of "Chapter |
|      |              |      | 3.5 List of registers" in the 3850 Group (Spec.A) User's Manual   |
|      |              |      | Rev.1.00.                                                         |



### Keep safety first in your circuit designs!

1. Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.