# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

3803 Group (Spec.H) List of Registers

RENESAS

# 1. Abstract

The following article describes the control registers of the 3803 Group (Spec.H).

# 2. Introduction

The explanation of this issue is applied to the following condition: Applicable MCU: 3803 Group (Spec.H)

# 3. Structure of Register

The figure of each register structure describes its functions, contents at reset, and attributes as follows:

|                                                                                                                                                                                                          | Bits                                                   | (No<br>_Bit attribu                                                                      | ote 2)<br><b>utes</b>      |    |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------|----|--|--|--|--|
| <u>b7 b6 b5 b4 b3 b2 b1 b0</u>                                                                                                                                                                           | Contents im                                            | (Note 1)<br>mediately after reset release                                                |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | CPU mode register (CPUM)                               | /<br>U mode register (CPUM) [Address : 003B <sub>16</sub> ]                              |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | b Name                                                 | Functions                                                                                | At reset R W               |    |  |  |  |  |
|                                                                                                                                                                                                          | 0 Processor mode bits                                  | 0 : Single-chip mode                                                                     | 0 0 0                      |    |  |  |  |  |
|                                                                                                                                                                                                          | 1                                                      | 1 0 :<br>1 1 :<br>1 1 :                                                                  | 0 0 0                      |    |  |  |  |  |
|                                                                                                                                                                                                          | 2 Stack page selection bit                             | 0 : 0 page<br>1 : 1 page                                                                 | 0 0 0                      |    |  |  |  |  |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                    | 3 Nothing arranged for the                             | Nothing arranged for these bits. These are write disabled                                |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | 4 bits. When these bits are                            | bits. When these bits are read out, the contents are "0."                                |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | 5 Fix this bit to "0.                                  |                                                                                          |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | 6 Main clock division ratio                            | 0 1 : $\phi = X_{IN}/8$ (Middle-speed mode)                                              |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | 7                                                      | 1 0 : $\phi = X_{IN}/8$ (Middle-speed mode)<br>1 1 : $\phi = X_{IN}$ (Double-speed mode) | 0 0 0                      |    |  |  |  |  |
| : Bit in which nothing is arranged : Bit that is not used for control of the corresponding function                                                                                                      |                                                        |                                                                                          |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | mediately after reset release                          |                                                                                          |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | 0" at reset release                                    |                                                                                          |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | 1" at reset release<br>ed •••••• Undefined or reset re |                                                                                          |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | Contents determined by option                          |                                                                                          |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | , ,                                                    |                                                                                          | tes : read-only, write-onl | lv |  |  |  |  |
| 2: Bit attributes •••••• The attributes of control register bits are classified into 3 bytes : read-only, write-only<br>and read and write. In the figure, these attributes are represented as follows : |                                                        |                                                                                          |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | R••••••Read W••••••Write                               |                                                                                          |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | O••••••Read enabled                                    | ○ ••••••Write enabled                                                                    |                            |    |  |  |  |  |
|                                                                                                                                                                                                          | X••••••Read disabled                                   | X ••••••Write disabled                                                                   |                            |    |  |  |  |  |



# 4 List of registers







#### Fig. 4.2 Structure of Port Pi direction register





#### Fig. 4.3 Structure of Timer 12, X count source selection register



Fig. 4.4 Structure of Timer Y, Z count source selection register



MISRG



Fig. 4.5 Structure of MISRG





Fig. 4.6 Structure of Transmit/Receive buffer register 1, Transmit/Receive buffer register 3









Fig. 4.8 Structure of Serial I/O1 control register





# Fig. 4.9 Structure of UART1 control register







Fig. 4.11 Structure of Serial I/O2 control register



Fig. 4.12 Structure of Watchdog timer control register





### Fig. 4.13 Structure of Serial I/O2 register



Fig. 4.14 Structure of Prescaler 12, Prescaler X, Prescaler Y





### Fig. 4.15 Structure of Timer 1



Fig. 4.16 Structure of Timer 2, Timer X, Timer Y





#### Fig. 4.17 Structure of Timer XY mode register

#### Table 4.1 CNTR<sub>0</sub>/CNTR<sub>1</sub> active edge switch bit function

| Timer X/Timer Y operation modes | CN  | TR <sub>0</sub> /CNTR <sub>1</sub> active edge switch bit (bits 2 and 6 of address 0023 <sub>16</sub> ) contents |
|---------------------------------|-----|------------------------------------------------------------------------------------------------------------------|
| Timer mode                      | "0" | CNTR <sub>0</sub> /CNTR <sub>1</sub> interrupt request occurrence: Falling edge                                  |
|                                 |     | ; No influence to timer count                                                                                    |
|                                 | "1" | CNTR <sub>0</sub> /CNTR <sub>1</sub> interrupt request occurrence: Rising edge                                   |
|                                 |     | ; No influence to timer count                                                                                    |
| Pulse output mode               | "0" | Pulse output start: Beginning at "H" level                                                                       |
|                                 |     | CNTR <sub>0</sub> /CNTR <sub>1</sub> interrupt request occurrence: Falling edge                                  |
|                                 | "1" | Pulse output start: Beginning at "L" level                                                                       |
|                                 |     | CNTR <sub>0</sub> /CNTR <sub>1</sub> interrupt request occurrence: Rising edge                                   |
| Event counter mode              | "0" | Timer X/Timer Y: Rising edge count                                                                               |
|                                 |     | CNTR <sub>0</sub> /CNTR <sub>1</sub> interrupt request occurrence: Falling edge                                  |
|                                 | "1" | Timer X/Timer Y: Falling edge count                                                                              |
|                                 |     | CNTR <sub>0</sub> /CNTR <sub>1</sub> interrupt request occurrence: Rising edge                                   |
| Pulse width measurement mode    | "0" | Timer X/Timer Y: "H" level width measurement                                                                     |
|                                 |     | CNTR <sub>0</sub> /CNTR <sub>1</sub> interrupt request occurrence: Falling edge                                  |
|                                 | "1" | Timer X/Timer Y: "L" level width measurement                                                                     |
|                                 |     | CNTR <sub>0</sub> /CNTR <sub>1</sub> interrupt request occurrence: Rising edge                                   |













# Table 4.2 CNTR<sub>2</sub> active edge switch bit function

| Timer Z operation modes          |     | CNTR <sub>2</sub> active edge switch bit (bit 5 of address 002A <sub>16</sub> ) contents |
|----------------------------------|-----|------------------------------------------------------------------------------------------|
| Timer mode                       | "0" | CNTR2 interrupt request occurrence: Falling edge                                         |
|                                  |     | ; No influence to timer count                                                            |
|                                  | "1" | CNTR2 interrupt request occurrence: Rising edge                                          |
|                                  |     | ; No influence to timer count                                                            |
| Event counter mode               | "0" | Timer Z: Rising edge count                                                               |
|                                  |     | CNTR <sub>2</sub> interrupt request occurrence: Falling edge                             |
|                                  | "1" | Timer Z: Falling edge count                                                              |
|                                  |     | CNTR2 interrupt request occurrence: Rising edge                                          |
| Pulse output mode                | "0" | Pulse output start: Beginning at "H" level                                               |
|                                  |     | CNTR <sub>2</sub> interrupt request occurrence: Falling edge                             |
|                                  | "1" | Pulse output start: Beginning at "L" level                                               |
|                                  |     | CNTR <sub>2</sub> interrupt request occurrence: Rising edge                              |
| Pulse period measurement mode    | "0" | Timer Z: Period from falling edge to the next falling edge measurement                   |
|                                  |     | CNTR <sub>2</sub> interrupt request occurrence: Falling edge                             |
|                                  | "1" | Timer Z: Period from rising edge to the next rising edge measurement                     |
|                                  |     | CNTR <sub>2</sub> interrupt request occurrence: Rising edge                              |
| Pulse width measurement mode     |     | Timer Z: "H" level width measurement                                                     |
|                                  |     | CNTR <sub>2</sub> interrupt request occurrence: Falling edge                             |
|                                  | "1" | Timer Z: "L" level width measurement                                                     |
|                                  |     | CNTR <sub>2</sub> interrupt request occurrence: Rising edge                              |
| Programmable one-shot generating | "0" | Timer Z: after start outputting "L", "H" one-shot pulse generated                        |
| mode                             |     | CNTR <sub>2</sub> interrupt request occurrence: Falling edge                             |
|                                  | "1" | Timer Z: after start outputting "H", "L" one-shot pulse generated                        |
|                                  |     | CNTR2 interrupt request occurrence: Rising edge                                          |









Fig. 4.21 Structure of PWM prescaler



Fig. 4.22 Structure of PWM register





Fig. 4.23 Structure of Serial I/O3 control register





#### Fig. 4.24 Structure of UART3 control register









### Fig. 4.26 Structure of A-D conversion register 1











Fig. 4.29 Structure of Interrupt source selection register

| Interrupt edge selec    | tio | n register                                                   |                                                           |          |   |   |
|-------------------------|-----|--------------------------------------------------------------|-----------------------------------------------------------|----------|---|---|
| b7 b6 b5 b4 b3 b2 b1 b0 |     | rrupt edge selection regi<br>EDGE: address 003A16            |                                                           |          |   |   |
|                         | b   | Name                                                         | Functions                                                 | At reset | R | W |
|                         | 0   | INT <sub>0</sub> active edge selection bit                   | 0: Falling edge active<br>1: Rising edge active           | 0        | 0 | 0 |
|                         | 1   | INT1 active edge selection bit                               | 0: Falling edge active<br>1: Rising edge active           | 0        | 0 | 0 |
|                         |     | Nothing is arranged disabled bit. When the contents are "0". | 0                                                         | 0        | × |   |
|                         | 3   | INT <sub>2</sub> active edge selection bit                   | 0: Falling edge active<br>1: Rising edge active           | 0        | 0 | 0 |
|                         | 4   | INT₃ active edge selection bit                               | 0: Falling edge active<br>1: Rising edge active           | 0        | 0 | 0 |
|                         | 5   | INT <sub>4</sub> active edge selection bit                   | 0: Falling edge active<br>1: Rising edge active           | 0        | 0 | 0 |
|                         | 6   | INT <sub>0</sub> , INT <sub>4</sub> interrupt switch bit     | 0: INT00, INT40 interrupt<br>1: INT01, INT41 interrupt    | 0        | 0 | 0 |
|                         |     |                                                              | for this bit. This is a write<br>his bit is read out, the | 0        | 0 | × |

Fig. 4.30 Structure of Interrupt edge selection register





Fig. 4.31 Structure of CPU mode register







Fig. 4.32 Structure of Interrupt request register 1



Fig. 4.33 Structure of Interrupt request register 2





Fig. 4.34 Structure of Interrupt control register 1



Fig. 4.35 Structure of Interrupt control register 2





Fig. 4.36 Structure of Flash memory control register 0 (Flash memory version only)





Fig. 4.37 Structure of Flash memory control register 1 (Flash memory version only)









Fig. 4.39 Structure of Port Pi pull-up control register (i = 0 to 2, 4 to 6)



Fig. 4.40 Structure of Port P3 pull-up control register



# 5. Reference Program Example

Please find the reference program on the Renesas Technology website. Click the upper left menu of the screen "Application Notes" on the 740 family.

# 6. Reference

Data Sheet 3803 Group (Spec.H) Data Sheet

Technical News/Technical Update Before using this material, please visit our website to verify that this is the most updated document available.

### 7. Website and Support

Renesas Technology Corporation Semiconductor Home Page http://www.renesas.com

E-mail Support E-mail: csc@renesas.com



| REVISION HISTORY |
|------------------|
|------------------|

3803 Group (Spec.H) List of registers

| Rev. | Date         | Description |                                                                   |  |
|------|--------------|-------------|-------------------------------------------------------------------|--|
| Rev. | Date         | Page        | Summary                                                           |  |
| 1.00 | Nov 14, 2005 | -           | This application note is issued using the information of "Chapter |  |
|      |              |             | 3.5 List of registers" in the 3803 Group (Spec.H) User's Manual   |  |
|      |              |             | Rev.2.02.                                                         |  |

#### Keep safety first in your circuit designs!

 Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.

**CENESAS**