

## ISL72813SEH

32-Channel Driver Circuit with an Integrated Decoder

FN8884 Rev 2.00 Mar 30, 2018

The ISL72813SEH is a radiation hardened, high-voltage, high-current, driver circuit fabricated using the Renesas proprietary PR40 silicon-on-insulator process technology to mitigate single-event effects. This device integrates 32 driver circuits that feature high-voltage, common emitter, and open-collector outputs with a 42V breakdown voltage and a peak current rating of 600mA.

To further reduce solution size and increase system power density, the ISL72813SEH integrates a 5-bit to 32-channel decoder (plus enable pin) as well as level shifting circuitry to reference the output of the decoder to a negative voltage. This conveniently allows the user to select 1 of 32 available driver channels. The inputs to the decoder are TTL/CMOS compatible, allowing easy interface to CPUs, FPGAs, or microprocessors.

The ISL72813SEH operates across the military temperature range from -55°C to +125°C and is available in a 44 Ld hermetically sealed Ceramic Lead-Less Chip Carrier (CLCC) package.

## **Related Literature**

For a full list of related documents, visit our website

• ISL72813SEH product page

## **Features**

- Electrically screened to SMD <u>5962-17208</u>
- Acceptance tested to 100krad(Si) (HDR) and to 50krad(Si) (LDR) wafer-by-wafer
- · Integrated 5-bit to 32-channel decoder
- · Integrated level shifting circuit
- · High collector current outputs
- · High voltage outputs
- · Grounded metal lid
- · Full military temperature range operation
  - $T_{\Delta} = -55^{\circ}C$  to  $+125^{\circ}C$
  - $T_1 = -55$ °C to +150°C
- · Radiation tolerance
  - HDR (50rad(Si)/s to 300rad(Si)/s) . . . . . . . 100krad(Si)
- SEE hardness
  - No SEB/SEL LET<sub>TH</sub>,  $V_{CE} = 33V \dots 86.4 \text{MeV} \cdot \text{cm}^2/\text{mg}$

## **Applications**

- · Waveguide switches and coaxial switches
- Relays
- Line drivers
- Logic buffers
- Lamp drivers





FIGURE 2. V<sub>CE(SAT)</sub> vs I<sub>Cx</sub> vs TEMPERATURE

## **Functional Block Diagram**



FIGURE 3. FUNCTIONAL BLOCK DIAGRAM (Complementary Darlington)

# **Ordering Information**

| ORDERING<br>SMD NUMBER (Note 1) | PART NUMBER<br>(Note 2)       | TEMPERATURE<br>RANGE (°C) | PACKAGE<br>(RoHS COMPLIANT) | PACKAGE<br>DRAWING |
|---------------------------------|-------------------------------|---------------------------|-----------------------------|--------------------|
| 5962R1720801VXA                 | ISL72813SEHVL                 | -55 to +125               | 44 Ld CLCC                  | J44.A              |
| N/A                             | ISL72813SEHL/PROTO, (Note 3)  | -55 to +125               | 44 Ld CLCC                  | J44.A              |
| 5962R1720801V9A                 | ISL72813SEHVX                 | -55 to +125               | Die                         | -                  |
| N/A                             | ISL72813SEHX/SAMPLE, (Note 3) | -55 to +125               | Die                         | -                  |
| N/A                             | ISL72813SEHEV1Z (Note 4)      | Evaluation Board          |                             |                    |

- 1. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers must be used when ordering.
- 2. These Pb-free Hermetic packaged products employ 100% Au plate e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.
- 3. The /PROTO and /SAMPLE are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity. These parts are intended for engineering evaluation purposes only. The /PROTO parts meet the electrical limits and conditions across the temperature range specified in the DLA SMD and are in the same form and fit as the qualified device. The /SAMPLE die is capable of meeting the electrical limits and conditions specified in the DLA SMD at +25°C only. The /SAMPLE is a die and does not receive 100% screening across the temperature range to the DLA SMD electrical limits. These part types do not come with a certificate of conformance because there is no radiation assurance testing and they are not DLA qualified devices.
- 4. Evaluation board uses the /PROTO parts. The /PROTO parts are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity.



# **Pin Configuration**



# **Pin Descriptions**

| PIN NUMBER                 | PIN NAME | ESD CIRCUIT | DESCRIPTION                                                             |
|----------------------------|----------|-------------|-------------------------------------------------------------------------|
| 1, 8, 24, 38               | VEE      | Circuit 3   | Common emitter of all 32 channels.                                      |
| 2-7, 9-18,<br>28-37, 39-44 | Сх       | Circuit 2   | Channels 0 through 31 collector output.                                 |
| 19-23                      | Ax       | Circuit 1   | Address lines for the decoder.                                          |
| 25                         | EN       | Circuit 1   | Active high enable input to the decoder.                                |
| 26                         | GND      | Circuit 3   | Supply ground. Connect this pin to the PCB ground plane.                |
| 27                         | vcc      | Circuit 3   | Bias supply for the decoder and the level shift circuit. Connect to 5V. |
| LID                        | N/A      | N/A         | Package Lid is internally connected to GND.                             |



# **Typical Application Schematic**



FIGURE 4. TYPICAL APPLICATION DIAGRAM

# **Timing Diagram**



 $t_{\mbox{\scriptsize ADD(DIS)}}$  and  $t_{\mbox{\scriptsize ADD(EN)}}$  cannot be measured but are provided as a reference.

t<sub>ADD(DIS)</sub> = t<sub>ENABLE</sub> ≤10μs

t<sub>ADD(EN)</sub> = t<sub>DISABLE</sub> ≤50μs

FIGURE 5. TIMING DIAGRAM



## TABLE 1. TRUTH TABLE

| A4 | АЗ | A2 | A1 | AO | EN | CHANNEL |
|----|----|----|----|----|----|---------|
| х  | х  | х  | х  | Х  | 0  | NONE    |
| 0  | 0  | 0  | 0  | 0  | 1  | 0       |
| 0  | 0  | 0  | 0  | 1  | 1  | 1       |
| 0  | 0  | 0  | 1  | 0  | 1  | 2       |
| 0  | 0  | 0  | 1  | 1  | 1  | 3       |
| 0  | 0  | 1  | 0  | 0  | 1  | 4       |
| 0  | 0  | 1  | 0  | 1  | 1  | 5       |
| 0  | 0  | 1  | 1  | 0  | 1  | 6       |
| 0  | 0  | 1  | 1  | 1  | 1  | 7       |
| 0  | 1  | 0  | 0  | 0  | 1  | 8       |
| 0  | 1  | 0  | 0  | 1  | 1  | 9       |
| 0  | 1  | 0  | 1  | 0  | 1  | 10      |
| 0  | 1  | 0  | 1  | 1  | 1  | 11      |
| 0  | 1  | 1  | 0  | 0  | 1  | 12      |
| 0  | 1  | 1  | 0  | 1  | 1  | 13      |
| 0  | 1  | 1  | 1  | 0  | 1  | 14      |
| 0  | 1  | 1  | 1  | 1  | 1  | 15      |
| 1  | 0  | 0  | 0  | 0  | 1  | 16      |
| 1  | 0  | 0  | 0  | 1  | 1  | 17      |
| 1  | 0  | 0  | 1  | 0  | 1  | 18      |
| 1  | 0  | 0  | 1  | 1  | 1  | 19      |
| 1  | 0  | 1  | 0  | 0  | 1  | 20      |
| 1  | 0  | 1  | 0  | 1  | 1  | 21      |
| 1  | 0  | 1  | 1  | 0  | 1  | 22      |
| 1  | 0  | 1  | 1  | 1  | 1  | 23      |
| 1  | 1  | 0  | 0  | 0  | 1  | 24      |
| 1  | 1  | 0  | 0  | 1  | 1  | 25      |
| 1  | 1  | 0  | 1  | 0  | 1  | 26      |
| 1  | 1  | 0  | 1  | 1  | 1  | 27      |
| 1  | 1  | 1  | 0  | 0  | 1  | 28      |
| 1  | 1  | 1  | 0  | 1  | 1  | 29      |
| 1  | 1  | 1  | 1  | 0  | 1  | 30      |
| 1  | 1  | 1  | 1  | 1  | 1  | 31      |



## **Absolute Maximum Ratings**

| V <sub>CC</sub>                                                                  | (GND - 0.3V) to GND + 6.5V               |
|----------------------------------------------------------------------------------|------------------------------------------|
| GND - VEE                                                                        | 42\                                      |
| GND - VEE ( <u>Note 8</u> )                                                      |                                          |
| V <sub>Cx</sub>                                                                  | . (GND + 0.3V) to V <sub>EE</sub> - 0.3V |
| Logic Input Voltage (EN, Ax)                                                     | . (GND - 0.3V) to V <sub>CC</sub> + 0.3V |
| Logic Input Current (EN, Ax)                                                     | ±15mA                                    |
| Power Dissipation, PD                                                            | 1.25W                                    |
| Peak I <sub>CF</sub>                                                             | 600mA                                    |
| Maximum Supply Turn-On Ramp Rate (V <sub>FF</sub> )                              | 1V/μs                                    |
| Maximum Supply Turn-On Ramp Rate (V <sub>CC</sub> ) ESD Rating                   | +0.5V/µs                                 |
| Human Body Model (Tested per MIL-STD-88: Machine Model (Tested per JESD22-A115-C | ,                                        |
| Charge Device Model (Tested per JS-002-20                                        |                                          |
|                                                                                  |                                          |

## **Thermal Information**

| Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W | ) θ <sub>JC</sub> (°C/W) |
|------------------------------|-----------------------|--------------------------|
| 44 Ld CLCC (Notes 5, 6)      | 25                    | 1.2                      |
| Maximum Junction Temperature |                       | +150°C                   |
| Storage Temperature Range    |                       | -65°C to +150°C          |

## **Recommended Operating Conditions**

| Temperature                                             | 55°C to +125°C         |
|---------------------------------------------------------|------------------------|
| V <sub>CC</sub>                                         | . 3.3V ±10% or 5V ±10% |
| GND - VEE                                               | 5V to 34V              |
| V <sub>Cx</sub> - VEE                                   | 5V to 34V              |
| Maximum Lifetime Duty Cycle vs I <sub>CE</sub> (Note 7) |                        |
| 170mA                                                   |                        |
| 200mA                                                   | 73%                    |
| 300mA                                                   | 32%                    |
| 400mA                                                   | 18%                    |
| 500mA                                                   | 12%                    |
| 530mA                                                   | 10%                    |
|                                                         |                        |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 5.  $\theta_{JA}$  is measured with the component mounted on a high-effective thermal conductivity test board in free air. See <u>TB379</u> for details.
- 6. For  $\theta_{\text{IC}}$ , the "case temp" location is the center of the package underside.
- 7. Based on assumed  $1.6 \times 10^5$  hours lifetime at +150 °C junction temperature to 0.1% failures.
- 8. Tested in a heavy ion environment at LET = 86.4MeV cm<sup>2</sup>/mg at +125 °C (TC) for SEB. Refer to the Single Event Effects Test Report for more information.

**Electrical Specifications** Test Conditions:  $V_{CC} = 5.0V$ ,  $V_{EE} = -34V$ . Logic High =  $V_{CC}$  and Logic Low = GND; typicals are at  $T_A = +25\,^{\circ}$ C unless otherwise noted (Note 9). Boldface limits apply across the operating temperature range, -55 $^{\circ}$ C to +125 $^{\circ}$ C; over a total ionizing dose of 100krad(Si) at +25 $^{\circ}$ C with exposure at a high dose rate of 50rad(Si)/s to 300rad(Si)/s; over a total ionizing dose of 50krad(Si) at +25 $^{\circ}$ C with exposure at a low dose rate of <10mrad(Si)/s.

| PARAMETER                                                                 | SYMBOL               | TEST CONDITIONS                                                                                      | MIN<br>( <u>Note 10</u> ) | TYP<br>(Note 9) | MAX<br>(Note 10) | UNIT |
|---------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------|---------------------------|-----------------|------------------|------|
| POWER SUPPLY                                                              |                      |                                                                                                      |                           |                 |                  |      |
| Supply Current                                                            | Icc                  | $V_{CC} = 3.6V$ , 5.5V, $V_{EE} = 0V$ and -34V, $Cx = OPEN$ , $EX = V_{CC}$                          | -                         | 7.0             | 9.5              | mA   |
| Quiescent Supply Current                                                  | I <sub>CCQ</sub>     | V <sub>CC</sub> = 3.6V, 5.5V, V <sub>EE</sub> = 0V and -34V,<br>Cx = OPEN, EN = 0V                   | -                         | 625             | 850              | μΑ   |
| Supply Current                                                            | I <sub>EE</sub>      | V <sub>CC</sub> = 3.6V, 5.5V, V <sub>EE</sub> = -34V,<br>Cx = OPEN, EN = V <sub>CC</sub> ,           | -                         | -9              | -                | mA   |
| Quiescent Supply Current                                                  | I <sub>EEQ</sub>     | V <sub>CC</sub> = 3.6V, 5.5V, V <sub>EE</sub> = -34V,<br>Cx = OPEN, EN = OV                          | -100                      | -2.5            | -                | μΑ   |
| DRIVER CIRCUIT                                                            |                      | ,                                                                                                    | 1                         |                 |                  |      |
| Output Collector Leakage Current                                          | I <sub>CEX</sub>     | V <sub>CC</sub> = 3.6V, 5.5V, V <sub>CX</sub> = 0V, V <sub>EE</sub> = -34V,<br>EN = 0V               | -                         | 0.01            | 40.00            | nA   |
| Collector - Emitter Saturation Voltage<br>$V_{CE(SAT)} = V_{Cx} - V_{EE}$ | V <sub>CE(SAT)</sub> | I <sub>C</sub> = 530mA, V <sub>CC</sub> = 3.0V, 4.5V,<br>V <sub>EE</sub> = -34, EN = V <sub>CC</sub> | -                         | 1.098           | 1.500            | V    |
|                                                                           |                      | I <sub>C</sub> = 500mA, V <sub>CC</sub> = 3.0V, 4.5V,<br>V <sub>EE</sub> = -34, EN = V <sub>CC</sub> | -                         | 1.077           | 1.450            | V    |
|                                                                           |                      | I <sub>C</sub> = 350mA, V <sub>CC</sub> = 3.0V, 4.5V,<br>V <sub>EE</sub> = -34, EN = V <sub>CC</sub> | -                         | 0.974           | 1.400            | V    |
|                                                                           |                      | I <sub>C</sub> = 200mA, V <sub>CC</sub> = 3.0V, 4.5V,<br>V <sub>EE</sub> = -34, EN = V <sub>CC</sub> | -                         | 0.874           | 1.300            | V    |



**Electrical Specifications** Test Conditions:  $V_{CC} = 5.0V$ ,  $V_{EE} = -34V$ . Logic High =  $V_{CC}$  and Logic Low = GND; typicals are at  $T_A = +25\,^{\circ}C$  unless otherwise noted (Note 9). Boldface limits apply across the operating temperature range, -55 $^{\circ}C$  to +125 $^{\circ}C$ ; over a total ionizing dose of 100krad(Si) at +25 $^{\circ}C$  with exposure at a high dose rate of 50rad(Si)/s to 300rad(Si)/s; over a total ionizing dose of 50krad(Si) at +25 $^{\circ}C$  with exposure at a low dose rate of <10mrad(Si)/s. (Continued)

| PARAMETER                                | SYMBOL               | TEST CONDITIONS                                   | MIN<br>( <u>Note 10</u> ) | TYP<br>(Note 9) | MAX<br>( <u>Note 10</u> ) | UNIT |
|------------------------------------------|----------------------|---------------------------------------------------|---------------------------|-----------------|---------------------------|------|
| DECODER INPUTS                           |                      |                                                   |                           | •               |                           |      |
| High-Level Threshold                     | V <sub>IH</sub>      | V <sub>CC</sub> = 3.0V, 5.5V                      | 2                         | -               | -                         | V    |
| Low-Level Threshold                      | $v_{IL}$             | V <sub>CC</sub> = 3.0V, 5.5V                      | -                         | -               | 0.8                       | V    |
| Input High Current                       | I <sub>IH</sub>      | V <sub>CC</sub> = 5.5V, tested logic input = 2.0V | -500                      | -125            | -                         | nA   |
| Input Low Current                        | I <sub>IL</sub>      | V <sub>CC</sub> = 5.5V, tested logic input = 0.8V | -500                      | -190            | -                         | nA   |
| Input High Current                       | I <sub>IH</sub>      | V <sub>CC</sub> = 3.0V, tested logic input = 2.0V | -500                      | -10.7           | -                         | nA   |
| Input Low Current                        | I <sub>IL</sub>      | V <sub>CC</sub> = 3.0V, tested logic input = 0.8V | -500                      | -70             | -                         | nA   |
| SWITCHING CHARACTERISTICS                |                      |                                                   |                           | •               |                           |      |
| Enable Turn-On Time (Notes 11, 12, 13)   | t <sub>ENABLE</sub>  | $V_{CC} = 3.0V, 5.5V, R_{LOAD} = 64.4\Omega$      | -                         | 2.3             | 10                        | μs   |
| Disable Turn-Off Time (Notes 11, 12, 13) | <sup>t</sup> DISABLE | $V_{CC} = 3.0V, 5.5V, R_{LOAD} = 64.4\Omega$      | -                         | 3.9             | 50                        | μs   |

- 9. Typical values shown are not guaranteed.
- 10. Parameters with MIN and/or MAX limits are 100% tested at -55°C, +25°C and +125°C, unless otherwise specified.
- 11. Addressing should only be changed while EN = GND or VEE is unbiased; otherwise, multiple outputs can be activated. See <u>"Ensuring Break-Before-Make (BBM) Operation" on page 8.</u>
- 12. After disabling (EN = 0) and changing addresses, you must wait at most 50µs before enabling (EN = 1) the new channel. This prevents multiple outputs from being momentarily ON at the same time. See "Ensuring Break-Before-Make (BBM) Operation" on page 8.
- 13. Limits established by characterization and are not production tested.



## **Functional Description**

## **Functional Overview**

The ISL72813SEH is a radiation hardened, high-voltage, high-current, driver circuit fabricated using the Renesas proprietary PR40 silicon-on-insulator process technology to mitigate single-event effects. This device integrates 32 driver circuits that feature high-voltage, open-collector outputs with a 42V breakdown voltage. The peak current rating for each driver is 600mA.

The part has a 5-bit to 32-line decoder and an enable pin to select between the 32 driver channels or disable all the channels by driving the EN pin LOW. The logic inputs (A0 - A4) to the decoder and the enable pin (EN) are TTL/CMOS compatible.

## **VEE Supply Ramp Rate**

If the ramp rate of the VEE supply is  $> |-1V/\mu s|$ , it is possible to turn on multiple channels during the ramping of the supply.

The internal capacitance of the part along with a fast VEE dV/dt can momentarily pull up the base voltages of the internal channel transistors high enough to turn on multiple channels. After the VEE supply reaches its steady state, the device will respond properly to its logic inputs.

Keeping the VEE ramp rate ≤ |-1V/µs| will ensure that the channels will remain OFF while the VEE supply is coming up.

# Ensuring Break-Before-Make (BBM) Operation

The ISL72813SEH does not have internal circuitry to ensure Break-Before-Make (BBM) operation when switching from one channel to another channel. The design architecture of the part is inherently prone to Make-Before-Break (MBB) operation and the possibility exists that multiple channels can be momentarily ON when switching from one channel to another.

If the part is enabled (EN = 1) and you switch between channels by changing the logic settings at the AO - A4 address pins, two or more channels can momentarily be ON at the same time. Eventually, only the channel that is being addressed will continue to be ON and the other channels will turn OFF.

During the period when multiple channels are simultaneously ON, these channels will conduct current through their respective switch cells into VEE. Depending on the loading at the channels, this current draw could interfere with proper operation of the application. Care must be taken to prevent MBB operation by properly using the enable pin to implement BBM operation.

Ensuring BBM operation (only one channel ON at any time) will require using the enable pin to completely disable the part before switching between channels. Complete the following steps to implement BBM operation:

- Before switching from one channel to another channel, take the enable pin (EN) to the LOW state (logic 0). This will signal the internal logic to turn all switches OFF.
- Wait at least 10µs (t<sub>ADD(DIS)</sub>) to ensure the signal propagated through the internal logic.

- Change the address to select the channel that you want to turn ON next by applying the appropriate logic to the A0 to A4 address pins.
- 4. Wait another 40µs to ensure two conditions:
  - a. The address change propagated through the internal logic (10μs).
  - b. The previous channel's switch is fully turned OFF (pulled up). This completes the  $50\mu s$  delay required to ensure the previous channel is disabled ( $t_{DISABLE}$ ).
- Take the enable pin (EN) to the HIGH state (logic 1). This will enable the part. Only the channel that is addressed will be ON.
- Wait 10µs (t<sub>ENABLE</sub>) after enabling the part before repeating Steps 1 through 5 above.

## **Power Supply Sequencing**

Starting with the VCC, EN, AO - A4, and VEE pins all at OV, the recommended power-on sequencing is:

- VCC Ramp the supply up to 5V<sub>DC</sub> with a ramp rate ≤0.5V/µs).
- AO A4 Logic Inputs Apply the appropriate logic voltages to these pins to select a driver channel.
- VEE Ramp the supply to the negative bias voltage for the application at a ramp rate ≤ |-1V/µs|.
- EN Logic Input Set to a Logic 1 (High) to enable the part and turn ON the channel that is addressed by the logic levels at the AO - A4 logic pins.

#### Note:

- If VCC is left floating, power the part through the logic inputs.
- If there is a bias on the VEE pin, VCC should ramp no faster than 0.5V/µs to avoid turning on unintended channels.



# Typical Performance Curves Unless otherwise noted, V<sub>CC</sub> = 5V, V<sub>EE</sub> = -34V



FIGURE 6. V<sub>CE(SAT)</sub> vs I<sub>CX</sub> vs TEMPERATURE



FIGURE 7. t<sub>ENABLE</sub>/t<sub>DISABLE</sub> vs V<sub>CC</sub> vs TEMPERATURE



FIGURE 8.  $I_{\text{EEQ}}$  vs  $V_{\text{EE}}$  vs TEMPERATURE

# **Package Characteristics**

## **Weight of Packaged Device**

2.02 grams (typical)

### **Lid Characteristics**

Finish: Gold Lid Potential: GND

# **Die Characteristics**

### **Die Dimensions**

7100 $\mu$ m x 7100 $\mu$ m (280 mils x 280 mils) Thickness: 305 $\mu$ m  $\pm$ 25 $\mu$ m (12 mils  $\pm$ 1 mil)

#### **Interface Materials**

## **GLASSIVATION**

Type: Nitrox Thickness: 15kÅ

## **TOP METALLIZATION**

Type: AlCu (99.5%/0.5%) Thickness: 30kÅ

#### **BACKSIDE FINISH**

Silicon

## **PROCESS**

Dielectrically Isolated Advanced Bipolar Technology - PR40

#### **ASSEMBLY RELATED INFORMATION**

## Substrate Potential

**Floating** 

### **ADDITIONAL INFORMATION**

**Worst Case Current Density** 

 $<2 \times 10^5 \text{ A/cm}^2$ 

## **Transistor Count**

3940

# **Metallization Mask Layout**



FIGURE 9. ISL72813SEH MASK LAYOUT

## **TABLE 2. LAYOUT X-Y COORDINATES**

| PAD NAME | PAD NUMBER | X<br>(μm) | Υ<br>(μm) |
|----------|------------|-----------|-----------|
| CO       | P18        | 584.5     | 376       |
| C1       | P17        | 376       | 1301      |
| C2       | P16        | 376       | 1677.5    |
| С3       | P15        | 376       | 2104.5    |
| C4       | P14        | 376       | 2478.5    |



TABLE 2. LAYOUT X-Y COORDINATES (Continued)

| PAD NAME | PAD NUMBER | Χ<br>(μm) | Υ<br>(μm) |
|----------|------------|-----------|-----------|
| C5       | P13        | 376       | 2905.5    |
| C6       | P12        | 376       | 3279.5    |
| C7       | P11        | 376       | 3706.5    |
| C8       | P10        | 376       | 4080.5    |
| C9       | P9         | 376       | 4507.5    |
| VEE8     | P8         | 379       | 4863.5    |
| C10      | P7         | 376       | 6491.5    |
| C11      | P6         | 1056.5    | 6723.5    |
| C12      | P5         | 1430.5    | 6723.5    |
| C13      | P4         | 1857.5    | 6723.5    |
| C14      | P3         | 2230.5    | 6723.5    |
| C15      | P2         | 2657.5    | 6723.5    |
| VEE1     | P1         | 3538      | 6719      |
| C16      | P44        | 4442.5    | 6723.5    |
| C17      | P43        | 4869.5    | 6723.5    |
| C18      | P42        | 5242.5    | 6723.5    |
| C19      | P41        | 5669.5    | 6723.5    |
| C20      | P40        | 6043.5    | 6723.5    |
| C21      | P39        | 6724      | 6491.5    |
| VEE38    | P38        | 6719      | 4863.5    |
| C22      | P37        | 6724      | 4507.5    |
| C23      | P36        | 6724      | 4080.5    |
| C24      | P35        | 6724      | 3706.5    |
| C25      | P34        | 6724      | 3279.5    |
| C26      | P33        | 6724      | 2905.5    |
| C27      | P32        | 6724      | 2478.5    |
| C28      | P31        | 6724      | 2104.5    |
| C29      | P30        | 6724      | 1677.5    |
| C30      | P29        | 6724      | 1301      |
| C31      | P28        | 6515.5    | 376       |
| VCC      | P27        | 5676      | 451       |
| GND      | P26        | 5137      | 451       |
| EN       | P25        | 4598      | 451       |
| VEE24    | P24        | 4059      | 451       |
| A4       | P23        | 3644      | 451       |
| A3       | P22        | 3185      | 451       |
| A2       | P21        | 2362      | 451       |
| A1       | P20        | 1903      | 451       |
| AO       | P19        | 1364      | 451       |

- 14. Origin of coordinates is the centroid of pad P18.
- 15. Pad size for all pads: 195 $\mu$ m x 195 $\mu$ m.
- 16. Bond wire size: 0.002".



# **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure that you have the latest revision.

| DATE         | REVISION | CHANGE                                                                                                 |
|--------------|----------|--------------------------------------------------------------------------------------------------------|
| Mar 30, 2018 | FN8884.2 | Updated Figure 3 by fixing the lines that were not properly connected.                                 |
|              |          | Removed About Intersil section and updated Disclaimer.                                                 |
| Feb 20, 2017 | FN8884.1 | Changed from "radiation tolerant" to "radiation hardened" throughout document.                         |
|              |          | Page 1:                                                                                                |
|              |          | Changed "current driver" in first and second paragraphs to "driver circuit(s)"                         |
|              |          | Added "SMD #" to the Features section.                                                                 |
|              |          | Added "Waveguide switches and coaxial switches" to the Application section.                            |
|              |          | Added "(Complementary Darlington)" to Figure 3 title on page 2.                                        |
|              |          | Added the "SMD part numbers" and "Notes 3 and 4" to the Ordering Information table on page 2.          |
|              |          | Page 3 - Pin Description table Descriptions column:                                                    |
|              |          | VEE - changed "current drivers" to "channels"                                                          |
|              |          | Cx - removed "current driver"                                                                          |
|              |          | In Recommended Operating Conditions section on page 6 changed VCC to: 3.3V ±10% or 5V ±10%.            |
|              |          | For IEE in specification table on page 6, removed minimum limit and changed typical from -33mA to -9mA |
| Nov 17, 2016 | FN8884.0 | Initial Release                                                                                        |



# **Ceramic Leadless Chip Carrier Packages (CLCC)**





For the most recent package outline drawing, see J44.A.

J44.A MIL-STD-1835 CQCC1-N44 (C-5)
44 PAD CERAMIC LEADLESS CHIP CARRIER PACKAGE

|        | INC   | HES       | MILLIMETERS |            |       |
|--------|-------|-----------|-------------|------------|-------|
| SYMBOL | MIN   | MAX       | MIN         | MAX        | NOTES |
| Α      | 0.064 | 0.120     | 1.63        | 3.05       | 6, 7  |
| A1     | 0.054 | 0.088     | 1.37        | 2.24       | -     |
| В      | 0.033 | 0.039     | 0.84        | 0.99       | 4     |
| B1     | 0.022 | 0.028     | 0.56        | 0.71       | 2, 4  |
| B2     | 0.072 | 2 REF     | 1.83        | 3 REF      | -     |
| В3     | 0.006 | 0.022     | 0.15        | 0.56       | -     |
| D      | 0.640 | 0.662     | 16.26       | 16.81      | -     |
| D1     | 0.500 | BSC       | 12.7        | 0 BSC      | -     |
| D2     | 0.250 | BSC       | 6.35        | 5 BSC      | -     |
| D3     | -     | 0.662     | -           | 16.81      | 2     |
| E      | 0.640 | 0.662     | 16.26       | 16.81      | -     |
| E1     | 0.500 | 0.500 BSC |             | 0 BSC      | -     |
| E2     | 0.250 | 0.250 BSC |             | 5 BSC      | -     |
| E3     | -     | 0.662     | -           | 16.81      | 2     |
| е      | 0.050 | 0.050 BSC |             | BSC        | -     |
| e1     | 0.015 | -         | 0.38        | -          | 2     |
| h      | 0.040 | REF       | 1.02        | 2 REF      | 5     |
| j      | 0.020 | REF       | 0.51        | L REF      | 5     |
| L      | 0.045 | 0.055     | 1.14        | 1.40       | -     |
| L1     | 0.045 | 0.055     | 1.14        | 1.40       | -     |
| L2     | 0.075 | 0.095     | 1.90        | 2.41       | -     |
| L3     | 0.003 | 0.015     | 0.08        | 0.38       | -     |
| ND     | 1     | 1         | 11          |            | 3     |
| NE     | 1     | 1         | 1           | L <b>1</b> | 3     |
| N      | 44    |           | 4           | 14         | 3     |

Rev. 0 5/18/94

- Metallized castellations shall be connected to plane 1 terminals and extend toward plane 2 across at least two layers of ceramic or completely across all of the ceramic layers to make electrical connection with the optional plane 2 terminals.
- 2. Unless otherwise specified, a minimum clearance of 0.015 inch (0.38mm) shall be maintained between all metallized features (e.g., lid, castellations, terminals, thermal pads, etc.)
- Symbol "N" is the maximum number of terminals. Symbols "ND" and "NE" are the number of terminals along the sides of length "D" and "E", respectively.
- The required plane 1 terminals and optional plane 2 terminals (if used) shall be electrically connected.
- 5. The corner shape (square, notch, radius, etc.) may vary at the manufacturer's option, from that shown on the drawing.
- 6. Chip carriers shall be constructed of a minimum of two ceramic layers.
- 7. Dimension "A" controls the overall package thickness. The maximum "A" dimension is package height before being solder dipped.
- 8. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- 9. Controlling dimension: INCH.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system, Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- e contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)



#### SALES OFFICES

## Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited Dukes Meadow, Milliboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tei: +44-1628-651-700, Fax: +44-1628-651-804

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics Europe GmbH

Renesas Electronics (China) Co., Ltd.
Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0898, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.

80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amco

Amcorp Trade Centre, No. 18, Jin Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Unit 1207, Block B, Menara Amcorp, Amcorp Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangiae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2-558-3737, Fax: +82-2-558-5338