

## **General Description**

The 843004I-01 is a 4 output LVPECL synthesizer optimized to generate Ethernet reference clock frequencies. Using a 25MHz 18pF parallel resonant crystal, the following frequencies can be generated based on the settings of 2 frequency select pins (F\_SEL[1:0]): 156.25MHz, 125MHz, 62.5MHz. The 843004I-01 uses IDT's 3<sup>rd</sup> generation low phase noise VCO technology and can achieve 1ps or lower typical rms phase jitter, easily meeting Ethernet jitter requirements. The 843004I-01 is packaged in a small 24-pin TSSOP package.

#### **Features**

- Four 3.3V differential LVPECL output pairs
- Selectable crystal oscillator interface or LVCMOS/LVTTL single-ended clock input
- Supports the following output frequencies: 156.25MHz, 125MHz, 62.5MHz
- VCO range: 560MHz 680MHz
- RMS phase jitter @ 156.25MHz, using a 25MHz crystal (1.875MHz - 20MHz): 0.54ps (typical)
- Full 3.3V or 2.5V supply modes
- -40°C to 85°C ambient operating temperature
- Lead-free (RoHS 6) package

#### **Frequency Select Function Table**

|        |        | Inputs       |              |                | Output Frequency (MHz) |
|--------|--------|--------------|--------------|----------------|------------------------|
| F_SEL1 | F_SEL0 | M Div. Value | N Div. Value | M/N Div. Value | (25MHz Reference)      |
| 0      | 0      | 25           | 4            | 6.25           | 156.25                 |
| 0      | 1      | 25           | 5            | 5              | 125                    |
| 1      | 0      | 25           | 10           | 2.5            | 62.5                   |
| 1      | 1      | 25           | Not          | Used           | Not Used               |

# **Block Diagram**



# **Pin Assignment**



843004I-01

24-Lead TSSOP 4.4mm x 7.8mm x 0.925mm package body **G** Package **Top View** 



**Table 1. Pin Descriptions** 

| Number    | Name                 | T      | уре      | Description                                                                                                                                                                                                                                                 |
|-----------|----------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2      | nQ1, Q1              | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                          |
| 3, 22     | V <sub>CCO</sub>     | Power  |          | Output supply pins.                                                                                                                                                                                                                                         |
| 4, 5      | Q0, nQ0              | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                          |
| 6         | MR                   | Input  | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 7         | nPLL_SEL             | Input  | Pulldown | Selects either the PLL or the active input reference to be routed to the output dividers. When LOW, selects PLL (PLL Enable). When HIGH, selects the reference clock (PLL Bypass). LVCMOS/LVTTL interface levels.                                           |
| 8         | nc                   | Unused |          | No connect.                                                                                                                                                                                                                                                 |
| 9         | V <sub>CCA</sub>     | Power  |          | Analog supply pin.                                                                                                                                                                                                                                          |
| 10,<br>12 | F_SEL0,<br>F_SEL1    | Input  | Pulldown | Frequency select pins. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                       |
| 11, 18    | V <sub>CC</sub>      | Power  |          | Core supply pins.                                                                                                                                                                                                                                           |
| 13,<br>14 | XTAL_OUT,<br>XTAL_IN | Input  |          | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input.                                                                                                                                                                          |
| 15, 19    | V <sub>EE</sub>      | Power  |          | Negative supply pins.                                                                                                                                                                                                                                       |
| 16        | TEST_CLK             | Input  | Pulldown | Single-ended clock input. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                    |
| 17        | nXTAL_SEL            | Input  | Pulldown | Selects between the single-ended TEST_CLK or crystal interface as the PLL reference source. When HIGH, selects TEST_CLK. When LOW, selects XTAL inputs. LVCMOS/LVTTL interface levels.                                                                      |
| 20, 21    | nQ3, Q3              | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                          |
| 23, 24    | Q2, nQ2              | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                          |

NOTE: *Pulldown* refers to internal input resistors. See Table 2, *Pin Characteristics*, for typical values.

# **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |



## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                              | Rating                          |
|-------------------------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>CC</sub>                                   | 4.6V                            |
| Inputs, V <sub>I</sub>                                            | -0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVPECL) Continuous Current Surge Current | 50mA<br>100mA                   |
| Package Thermal Impedance, $\theta_{JA}$                          | 70°C/W (0 mps)                  |
| Storage Temperature, T <sub>STG</sub>                             | -65°C to 150°C                  |

## **DC Electrical Characteristics**

Table 3A. Power Supply DC Characteristics,  $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ ,  $V_{EE}$  =0V,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter             | Test Conditions             | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------------------|---------|---------|---------|-------|
| V <sub>CC</sub>  | Core Supply Voltage   |                             | 3.135   | 3.3     | 3.465   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                             | 3.135   | 3.3     | 3.465   | V     |
| V <sub>CCO</sub> | Output Supply Voltage |                             | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub>  | Power Supply Current  |                             |         |         | 130     | mA    |
| I <sub>CCA</sub> | Analog Supply Current | Included in I <sub>EE</sub> |         |         | 15      | mA    |

## Table 3B. Power Supply DC Characteristics, $V_{CC} = V_{CCO} = 2.5V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter             | Test Conditions             | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------------------|---------|---------|---------|-------|
| V <sub>CC</sub>  | Core Supply Voltage   |                             | 2.375   | 2.5     | 2.625   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                             | 2.375   | 2.5     | 2.625   | V     |
| V <sub>CCO</sub> | Output Supply Voltage |                             | 2.375   | 2.5     | 2.625   | V     |
| I <sub>EE</sub>  | Power Supply Current  |                             |         |         | 120     | mA    |
| I <sub>CCA</sub> | Analog Supply Current | Included in I <sub>EE</sub> |         |         | 12      | mA    |



Table 3C. LVCMOS/LVTTL DC Characteristics,  $V_{CC} = V_{CCO} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE}$  =0V,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol          | Parameter             |                                                     | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------|-----------------------------------------------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Volt       | 200                                                 | $V_{CC} = 3.3V \pm 5\%$                        | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IH</sub> | Input High Voltage    |                                                     | $V_{CC} = 2.5V \pm 5\%$                        | 1.7     |         | V <sub>CC</sub> + 0.3 | V     |
| V               | Input                 |                                                     | $V_{CC} = 3.3V \pm 5\%$                        | -0.3    |         | 0.8                   | V     |
| V <sub>IL</sub> | Low Voltage           |                                                     | $V_{CC} = 2.5V \pm 5\%$                        | -0.3    |         | 0.7                   | V     |
| I <sub>IH</sub> | Input<br>High Current | TEST_CLK,<br>MR, F_SEL[0:1],<br>nPLL_SEL, nXTAL_SEL | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V     |         |         | 150                   | μΑ    |
| I <sub>IL</sub> | Input<br>Low Current  | TEST_CLK,<br>MR, F_SEL[0:1],<br>nPLL_SEL, nXTAL_SEL | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |                       | μΑ    |

# Table 3D. LVPECL DC Characteristics, $V_{CC}$ = $V_{CCO}$ = $3.3V \pm 5\%$ , $V_{EE}$ =0V, $T_A$ = -40°C to $85^{\circ}C$

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>CCO</sub> - 1.4 |         | V <sub>CCO</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>CCO</sub> - 2.0 |         | V <sub>CCO</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Outputs termination with 50  $\!\Omega$  to  ${\rm V_{CCO}}$  – 2V.

# Table 3E. LVPECL DC Characteristics, $V_{CC}$ = $V_{CCO}$ = 2.5V $\pm$ 5%, $V_{EE}$ =0V, $T_A$ = -40°C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>CCO</sub> – 1.4 |         | V <sub>CCO</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>CCO</sub> - 2.0 |         | V <sub>CCO</sub> – 1.5 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.4                    |         | 1.0                    | ٧     |

NOTE 1: Outputs termination with 50  $\!\Omega$  to  ${\rm V_{CCO}}$  – 2V.

### **Table 4. Crystal Characteristics**

| Parameter                          | Test Conditions | Minimum | Typical    | Maximum | Units |
|------------------------------------|-----------------|---------|------------|---------|-------|
| Mode of Oscillation                |                 | I       | Fundamenta | I       |       |
| Frequency                          |                 |         | 25         |         | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |            | 50      | Ω     |
| Shunt Capacitance                  |                 |         |            | 7       | pF    |

NOTE: Characterized using an 18pF parallel resonant crystal.



### **AC Electrical Characteristics**

Table 5A. AC Characteristics,  $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                          | Parameter                          | Test Conditions               | Minimum | Typical | Maximum | Units |
|---------------------------------|------------------------------------|-------------------------------|---------|---------|---------|-------|
|                                 |                                    | F_SEL[1:0] = 00               | 140     |         | 170     | MHz   |
| f <sub>OUT</sub>                | Output Frequency Range             | F_SEL[1:0] = 01               | 112     |         | 136     | MHz   |
|                                 |                                    | F_SEL[1:0] = 10               | 56      |         | 68      | MHz   |
| tsk(o)                          | Output Skew; NOTE 1, 2             |                               |         |         | 50      | ps    |
|                                 | D140 D1                            | 156.25MHz, (1.875MHz – 20MHz) |         | 0.54    |         | ps    |
| <i>t</i> jit(Ø)                 | RMS Phase Jitter, (Random); NOTE 3 | 125MHz, (1.875MHz – 20MHz)    |         | 0.58    |         | ps    |
|                                 |                                    | 62.5MHz, (637kHz – 10MHz)     |         | 0.70    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time              | 20% to 80%                    | 300     |         | 600     | ps    |
| odc                             | Output Duty Cycle                  |                               | 48      |         | 52      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions

NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Please refer to the Phase Noise Plots.

Table 5B. AC Characteristics,  $V_{CC} = V_{CCO} = 2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol          | Parameter                          | Test Conditions               | Minimum | Typical | Maximum | Units |
|-----------------|------------------------------------|-------------------------------|---------|---------|---------|-------|
|                 |                                    | F_SEL[1:0] = 00               | 140     |         | 170     | MHz   |
| $f_{OUT}$       | Output Frequency Range             | F_SEL[1:0] = 01               | 112     |         | 136     | MHz   |
|                 |                                    | F_SEL[1:0] = 10               | 56      |         | 68      | MHz   |
| tsk(o)          | Output Skew; NOTE 1, 2             |                               |         |         | 50      | ps    |
|                 | D140 D1                            | 156.25MHz, (1.875MHz – 20MHz) |         | 0.54    |         | ps    |
| <i>t</i> jit(Ø) | RMS Phase Jitter, (Random); NOTE 3 | 125MHz, (1.875MHz – 20MHz)    |         | 0.58    |         | ps    |
|                 |                                    | 62.5MHz, (637kHz – 10MHz)     |         | 0.74    |         | ps    |
| $t_R / t_F$     | Output Rise/Fall Time              | 20% to 80%                    | 300     |         | 600     | ps    |
| odc             | Output Duty Cycle                  |                               | 48      |         | 52      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions

NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Please refer to the Phase Noise Plots.



Noise Power dBc

# Typical Phase Noise at 156.25MHz (3.3V)



Offset Frequency (Hz)



# Typical Phase Noise at 62.5MHz (3.3V)





# **Parameter Measurement Information**



3.3V LVPECL Output Load AC Test Circuit





**Output Skew** 



**RMS Phase Jitter** 



**Output Duty Cycle/Pulse Width/Period** 



**Output Rise/Fall Time** 



## **Application Information**

## **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 843004I-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{CC,}\,V_{CCA}$  and  $V_{CCO}$  should be individually connected to the power supply plane through vias, and  $0.01\mu F$  bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic  $V_{CC}$  pin and also shows that  $V_{CCA}$  requires that an additional  $10\Omega$  resistor along with a  $10\mu F$  bypass capacitor be connected to the  $V_{CCA}$  pin.



Figure 1. Power Supply Filtering

## **Recommendations for Unused Input and Output Pins**

### Inputs:

#### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from XTAL\_IN to ground.

### **TEST\_CLK Input**

For applications not requiring the use of the clock, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the TEST\_CLK to ground.

#### **LVCMOS Control Pins**

All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

## **Crystal Input Interface**

The 843004I-01 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 2* below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error.

## **Outputs:**

#### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.





#### Figure 2. Crystal Input Interface

## Overdriving the XTAL Interface

The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/nS. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. *Figure 3A* shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This

can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and changing R2 to  $50\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. Figure 3B shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and quaranteed by using a quartz crystal as the input.



Figure 3A. General Diagram for LVCMOS Driver to XTAL Input Interface



Figure 3B. General Diagram for LVPECL Driver to XTAL Input Interface



## **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 



Figure 4A. 3.3V LVPECL Output Termination

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 4B. 3.3V LVPECL Output Termination



# **Termination for 2.5V LVPECL Outputs**

Figure 5A and Figure 5B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{CC}-2V$ . For  $V_{CC}=2.5V$ , the  $V_{CC}-2V$  is very close to ground level.

The R3 in Figure 5B can be eliminated and the termination is shown in *Figure 5C.* 



Figure 5A. 2.5V LVPECL Driver Termination Example



Figure 5B. 2.5V LVPECL Driver Termination Example



Figure 5C. 2.5V LVPECL Driver Termination Example



## **Layout Guideline**

Figure 6 shows a schematic example of the 843004I-01. An example of LVEPCL termination is shown in this schematic. Additional LVPECL termination approaches are shown in the LVPECL Termination Application Note. In this example, an 18pF parallel

resonant 25MHz crystal is used. The C1= 27pF and C2 = 33pF are recommended for frequency accuracy. For a different board layout, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy.



Figure 6. 843004I-01 Schematic Example



### **Power Considerations**

This section provides information on power dissipation and junction temperature for the 843004I-01. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 843004I-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 130mA = 450.45mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 4 \* 30mW = 120mW

Total Power\_MAX (3.465V, with all outputs switching) = 450.45mW + 120mW = 570.45mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 65°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.570\text{W} * 65^{\circ}\text{C/W} = 122^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 6. Thermal Resistance  $\theta_{JA}$  for 24 Lead TSSOP, Forced Convection

| θ <sub>JA</sub> vs. Air Flow                |        |        |        |
|---------------------------------------------|--------|--------|--------|
| Meters per Second                           | 0      | 1      | 2.5    |
| Multi-Layer PCB, JEDEC Standard Test Boards | 70°C/W | 65°C/W | 62°C/W |



#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pair.

LVPECL output driver circuit and termination are shown in Figure 7.



Figure 7. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CCO} - 2V$ .

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} 0.9V$  $(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} 1.7V$  $(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_L] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_L] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$

$$Pd_{L} = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW



# **Reliability Information**

Table 7.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 24 Lead TSSOP

| $\theta_{\sf JA}$ vs. Air Flow              |        |        |        |  |
|---------------------------------------------|--------|--------|--------|--|
| Meters per Second                           | 0      | 1      | 2.5    |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 70°C/W | 65°C/W | 62°C/W |  |

### **Transistor Count**

The transistor count for 843004I-01 is: 3183

# **Package Outline and Package Dimensions**

Package Outline - G Suffix for 24 Lead TSSOP



**Table 8. Package Dimensions** 

| All Dimensions in Millimeters |                 |      |  |
|-------------------------------|-----------------|------|--|
| Symbol                        | Minimum Maximum |      |  |
| N                             | 2               | 4    |  |
| Α                             |                 | 1.20 |  |
| A1                            | 0.5             | 0.15 |  |
| A2                            | 0.80            | 1.05 |  |
| b                             | 0.19            | 0.30 |  |
| С                             | 0.09            | 0.20 |  |
| D                             | 7.70            | 7.90 |  |
| E                             | 6.40 Basic      |      |  |
| E1                            | 4.30            | 4.50 |  |
| е                             | 0.65 Basic      |      |  |
| L                             | 0.45            | 0.75 |  |
| α                             | 0°              | 8°   |  |
| aaa                           |                 | 0.10 |  |

Reference Document: JEDEC Publication 95, MO-153



# **Ordering Information**

# **Table 9. Ordering Information**

| Part/Order Number | Marking       | Package                   | Shipping Packaging | Temperature   |
|-------------------|---------------|---------------------------|--------------------|---------------|
| 843004AGI-01LF    | ICS43004AI01L | "Lead-Free" 24 Lead TSSOP | Tube               | -40°C to 85°C |
| 843004AGI-01LFT   | ICS43004AI01L | "Lead-Free" 24 Lead TSSOP | Tape & Reel        | -40°C to 85°C |



# **Revision History Sheet**

| Rev | Table                | Page                     | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                   | Date     |
|-----|----------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| В   | T3E<br>T9            | 4<br>10<br>17            | Added 2.5V LVPECL DC Characteristics Table. Added LVCMOS to XTAL Interface section. Ordering Information Table - added Lead-Free marking.                                                                                                                                                                                                                                                                                               | 4/22/09  |
| В   | T1<br>T3D, T3E<br>T9 | 2<br>4<br>10<br>14<br>17 | Pin Description Table - revised pin 7 description.  LVPECL Tables - corrected V <sub>OH</sub> /V <sub>OL</sub> Parameter rows from current to voltage and corrected units from µA to V.  LVCMOS to XTAL Interface section - added sentence to end.  Power Considerations, 2. Junction Temperature - reworded sentence.  Ordering Information Table - corrected Temperature column from -30 to -40.  Updated header/footer of datasheet. | 8/11/09  |
| В   |                      | 6                        | 156.25MHz Phase Noise Plot - corrected filter from Fibre Channel to 10Gb Ethernet and corrected typo 1.875MHz from 1.875MkHz.                                                                                                                                                                                                                                                                                                           | 1/26/10  |
| В   | Т9                   | 10<br>17                 | Updated Overdriving the XTAL Interface application note. Ordering Information Table - corrected LF marking.                                                                                                                                                                                                                                                                                                                             | 3/24/11  |
| В   | T9                   | 17                       | Removed leaded orderable parts from the Ordering Information table.                                                                                                                                                                                                                                                                                                                                                                     | 11/14/12 |
| В   | Т9                   | 17                       | Removed ICS from part the part number where needed. Ordering Information - removed quantity from tape and reel. Deleted LF note below the table. Updated header and footer.                                                                                                                                                                                                                                                             | 1/18/16  |



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.