

# HIGH-SPEED 64/32K x 8 **SYNCHRONOUS DUAL-PORT STATIC RAM**

# 709089/79S/L **OBSOLETE PARTS**

### LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018

### Features:

- True Dual-Ported memory cells which allow simultaneous access of the same memory location
- High-speed clock to data access
  - Commercial: 9/12/15ns (max.)
  - Industrial: 12ns (max.)
- Low-power operation
  - IDT709089/79S Active: 950mW (typ.) Standby: 5mW (typ.)
  - IDT709089/79L Active: 950mW (typ.) Standby: 1mW (typ.)
- Flow-Through or Pipelined output mode on either por the FT/PIPE pin
- Counter enable and reset features

- Dual chip enables allow for depth expansion without additional logic
- Full synchronous operation on both ports
  - 4ns setup to clock and 1ns hold on all control data, and address inputs
  - Data input, address, and control register
  - Fast 9ns clock to data out in the Pipelined output mode
  - d write allows fast cycle time
  - 19ns cycle time, 66 ZMH2 operation in the Pipelined utput mode
  - TTL-compatible single 5V (±10%) power supply
- Industrial temperature range (-40°C to +85°C) is available for selected speeds
- Available in 100-pin Thin Quad Flatpack (TQFP) package Green parts available, see ordering information



### NOTE:

1. A<sub>15</sub>x is a NC for IDT709079.

JANUARY 2018

# Description:

The IDT709089/79 is a high-speed 64/32K x 8 bit synchronous Dual-Port RAM. The memory array utilizes Dual-Port memory cells to allow simultaneous access of any address from both ports. Registers on control, data, and address inputs provide minimal setup and hold times. The timing latitude provided by this approach allows systems to be designed with very short cycle times.

With an input data register, the IDT709089/79 has been optimized for applications having unidirectional or bidirectional data flow in bursts. An automatic power down feature, controlled by  $\overline{\text{CE}}\text{o}$  and CE1, permits the on-chip circuitry of each port to enter a very low standby power mode. Fabricated using CMOS high-performance technology, these devices typically operate on only 950mW of power.

# Pin Configuration<sup>(1,2,3)</sup>



- 1. A<sub>15x</sub> is a NC for IDT709079.
- 2. All Vcc pins must be connected to power supply.
- 3. All GND pins must be connected to ground supply.
- 4. Package body is approximately 14mm x 14mm x 1.4mm.
- 5. This package code is used to reference the package diagram.

### Pin Names

| Left Port                 | Right Port                | Names                 |
|---------------------------|---------------------------|-----------------------|
| CEOL, CE1L                | CEOR, CE1R                | Chip Enables          |
| R/WL                      | R/W̄R                     | Read/Write Enable     |
| ŌĒL                       | <del>OE</del> R           | Output Enable         |
| A0L - A15L <sup>(1)</sup> | Aor - A15R <sup>(1)</sup> | Address               |
| I/O0L - I/O7L             | I/Oor - I/O7R             | Data Input/Output     |
| CLKL                      | CLKr                      | Clock                 |
| ADSL                      | <del>ADS</del> R          | Address Strobe        |
| CNTENL                    | <u>CNTEN</u> R            | Counter Enable        |
| CNTRSTL                   | <u>CNTRST</u> R           | Counter Reset         |
| FT/PIPEL FT/PIPER         |                           | Flow-Through/Pipeline |
| Vcc                       |                           | Power                 |
| G                         | ND                        | Ground                |

NOTE:

1. A<sub>15</sub>x is a NC for IDT709079.

3242 tbl 01

### Truth Table I—

# Read/Write and Enable Control(1,2,3)

| ŌĒ | CLK | Œ | CE <sub>1</sub> | R/W | I/O <sub>0-7</sub> | Mode             |
|----|-----|---|-----------------|-----|--------------------|------------------|
| Χ  | 1   | Н | Χ               | Χ   | High-Z             | Deselected       |
| Х  | 1   | Х | L               | Χ   | High-Z             | Deselected       |
| Х  | 1   | L | Н               | L   | Din                | Write            |
| L  | 1   | L | Н               | Н   | Dout               | Read             |
| Н  | Х   | L | Н               | Χ   | High-Z             | Outputs Disabled |

3242 tbl 02

### NOTES:

- 1. "H" =  $V_{IH}$ , "L" =  $V_{IL}$ , "X" = Don't Care.
- 2.  $\overline{ADS}$ ,  $\overline{CNTEN}$ ,  $\overline{CNTRST} = X$ .
- 3. OE is an asynchronous input signal.

# Truth Table II—Address Counter Control<sup>(1,2)</sup>

| External<br>Address | Previous<br>Internal<br>Address | Internal<br>Address<br>Used | CLK | ĀDS              | CNTEN            | CNTRST           | I/O <sup>(3)</sup> | MODE                                                      |
|---------------------|---------------------------------|-----------------------------|-----|------------------|------------------|------------------|--------------------|-----------------------------------------------------------|
| An                  | Х                               | An                          | 1   | L <sup>(4)</sup> | Χ                | Н                | Dvo (n)            | External Address Used                                     |
| Х                   | An                              | An + 1                      | 1   | Н                | L <sup>(5)</sup> | Н                | Dvo(n+1)           | Counter Enabled—Internal Address generation               |
| Х                   | An + 1                          | An + 1                      | 1   | Н                | Н                | Н                | Dvo(n+1)           | External Address Blocked—Counter disabled (An + 1 reused) |
| Х                   | Х                               | A0                          | 1   | Χ                | X                | L <sup>(4)</sup> | Dvo(0)             | Counter Reset to Address 0                                |

5640 tbl 03

- 1. "H" = VIH, "L" = VIL, "X" = Don't Care.
- 2.  $\overline{CE}_0$  and  $\overline{OE} = VIL$ ; CE1 and R/ $\overline{W} = VIH$ .
- 3. Outputs configured in Flow-Through Output mode; if outputs are in Pipelined mode the data out will be delayed by one cycle.
- 4.  $\overline{\text{ADS}}$  is independent of all other signals including  $\overline{\text{CE}}_0$  and CE1.
- 5. The address counter advances if CNTEN = VIL on the rising edge of CLK, regardless of all other signals including CEo and CE1.

# Recommended Operating Temperature and Supply Voltage<sup>(1)</sup>

|            |                        | 11 2 |                   |
|------------|------------------------|------|-------------------|
| Grade      | Ambient<br>Temperature | GND  | Vcc               |
| Commercial | 0°C to +70°C           | 0V   | 5.0V <u>+</u> 10% |
| Industrial | -40°C to +85°C         | 0V   | 5.0V <u>+</u> 10% |

3242 tbl 04

#### NOTES:

1. This is the parameter Ta. This is the "instant on" case temperature.

# Recommended DC Operating Conditions

| Symbol | Parameter          | Min.                | Тур. | Max.               | Unit |
|--------|--------------------|---------------------|------|--------------------|------|
| Vcc    | Supply Voltage     | 4.5                 | 5.0  | 5.5                | ٧    |
| GND    | Ground             | 0                   | 0    | 0                  | V    |
| VIH    | Input High Voltage | 2.2                 | _    | 6.0 <sup>(1)</sup> | V    |
| VIL    | Input Low Voltage  | -0.5 <sup>(2)</sup> |      | 0.8                | V    |

3242 tbl 05

#### NOTES:

- 1. VTERM must not exceed Vcc + 10%.
- 2.  $VIL \ge -1.5V$  for pulse width less than 10ns.

## Absolute Maximum Ratings(1)

| Symbol               | Rating                               | Commercial<br>& Industrial | Unit |
|----------------------|--------------------------------------|----------------------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0               | V    |
| TBIAS                | Temperature Under Bias               | -55 to +125                | ۰C   |
| Tstg                 | Storage Temperature                  | -65 to +150                | °C   |
| NLT                  | Junction Temperature                 | +150                       | ۰C   |
| Іоит                 | DC Output Current                    | 50                         | mA   |

3242 tbl 06

### NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may
  cause permanent damage to the device. This is a stress rating only and functional
  operation of the device at these or any other conditions above those indicated in
  the operational sections of this specification is not implied. Exposure to absolute
  maximum rating conditions for extended periods may affect reliability.
- 2. VTERM must not exceed Vcc+ 10% for more than 25% of the cycle time or 10ns maximum, and is limited to  $\leq$  20mA for the period of VTERM  $\geq$  Vcc + 10%.
- 3. Ambient Temperature Under DC Bias. No AC Conditions. Chip Deselected.

# Capacitance<sup>(1)</sup>

 $(TA = +25^{\circ}C, f = 1.0MHz)$ 

| Symbol              | Parameter          | Conditions <sup>(2)</sup> | Max. | Unit |
|---------------------|--------------------|---------------------------|------|------|
| Cin                 | Input Capacitance  | VIN = 3dV                 | 9    | pF   |
| Соит <sup>(3)</sup> | Output Capacitance | Vout = 3dV                | 10   | pF   |

3242 tbl 07

### NOTES:

- These parameters are determined by device characterization, but are not production tested.
- 3dV references the interpolated capacitance when the input and output switch from 0V to 3V or from 3V to 0V.
- 3. Cout also references Ci/o.

# DC Electrical Characteristics Over the Operating

Temperature and Supply Voltage Range (Vcc = 5.0V ± 10%)

|        |                                      |                                                                                      | 709089/79S/L |      |      |
|--------|--------------------------------------|--------------------------------------------------------------------------------------|--------------|------|------|
| Symbol | Parameter                            | Test Conditions                                                                      | Min.         | Max. | Unit |
| lu     | Input Leakage Current <sup>(1)</sup> | Vcc = 5.5V, $Vin = 0V$ to $Vcc$                                                      | _            | 10   | μA   |
| llo    | Output Leakage Current               | $\overline{\text{CE}}_0 = \text{ViH or CE}_1 = \text{ViL, Vout} = 0 \text{V to Vcc}$ | _            | 10   | μΑ   |
| Vol    | Output Low Voltage                   | IoL = +4mA                                                                           | -            | 0.4  | V    |
| Voh    | Output High Voltage                  | Iон = -4mA                                                                           | 2.4          | -    | V    |

NOTE:

1. At  $Vcc \le 2.0V$  input leakages are undefined.

3242 tbl 08



DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(6)</sup> (Vcc = 5V ± 10%)

|        |                                                           |                                                                                                    |        |        |                     | 9/79X9<br>I Only | Co                  | 7/79X12<br>m'l<br>Ind | 709089<br>Com'l     |            |      |
|--------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------|--------|---------------------|------------------|---------------------|-----------------------|---------------------|------------|------|
| Symbol | Parameter                                                 | Test Condition                                                                                     | Versio | on     | Typ. <sup>(4)</sup> | Max.             | Typ. <sup>(4)</sup> | Max.                  | Typ. <sup>(4)</sup> | Max.       | Unit |
| ICC    | Dynamic Operating<br>Current<br>(Both Ports Active)       | CEL and CER= VIL<br>Outputs Disabled                                                               | COM'L  | S<br>L | 210<br>210          | 390<br>350       | 200<br>200          | 345<br>305            | 190<br>190          | 325<br>285 | mA   |
|        | (Both Ports Active)                                       | $f = fMAX^{(1)}$                                                                                   | IND    | S<br>L |                     |                  | 200<br>200          | 380<br>340            |                     |            |      |
| ISB1   | Standby Current<br>(Both Ports - TTL<br>Level Inputs)     | $\overline{\overline{CE}}L = \overline{\overline{CE}}R = VIH$ $f = fMAX^{(1)}$                     | COM'L  | S<br>L | 50<br>50            | 135<br>115       | 50<br>50            | 110<br>90             | 50<br>50            | 110<br>90  | mA   |
|        | Level lilpuis)                                            |                                                                                                    | IND    | S<br>L |                     |                  | 50<br>50            | 125<br>105            |                     |            |      |
| ISB2   | Standby Current<br>(One Port - TTL                        | CE"A" = VIL and<br>CE"B" = VIH <sup>(3)</sup>                                                      | COM'L  | S<br>L | 140<br>140          | 270<br>240       | 130<br>130          | 230<br>200            | 120<br>120          | 220<br>190 | mA   |
|        | Level Inputs)                                             | Active Port Outputs<br>Disabled, f=fMAX <sup>(1)</sup>                                             | IND    | S<br>L |                     |                  | 130<br>130          | 245<br>215            |                     |            |      |
| ISB3   | Full Standby Current<br>(Both Ports -                     | Both Ports CER and CEL > VCC - 0.2V                                                                | COM'L  | S<br>L | 1.0<br>0.2          | 15<br>5          | 1.0<br>0.2          | 15<br>5               | 1.0<br>0.2          | 15<br>5    | mA   |
|        | CMOS Level Inputs)                                        | $VIN \ge VCC - 0.2V \text{ or} VIN \le 0.2V, f = 0^{(2)}$                                          | IND    | S<br>L |                     |                  | 1.0<br>0.2          | 15<br>5               |                     |            |      |
| ISB4   | Full Standby Current<br>(One Port -<br>CMOS Level Inputs) | $\overline{CE}^*A^* \le 0.2V$ and $\overline{CE}^*B^* \ge VCC - 0.2V^{(5)}$                        | COM'L  | S<br>L | 130<br>130          | 245<br>225       | 120<br>120          | 205<br>185            | 110<br>110          | 195<br>175 | mA   |
|        | Civios Level Ilipuis)                                     | $VIN \ge \overline{V}CC - 0.2V$ or $VIN \le 0.2V$ , Active Port Outputs Disabled, $f = fMAX^{(1)}$ | IND    | S<br>L |                     | _                | 120<br>120          | 220<br>200            | _                   | _          |      |

3242 tbl 09

- 1. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency clock cycle of 1/tcyc, using "AC TEST CONDITIONS" at input levels of GND to 3V
- 2. f = 0 means no address, clock, or control lines change. Applies only to input at CMOS level standby.
- 3. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
- 4. Vcc = 5V, TA = 25°C for Typ, and are not production tested.  $Icc \ bc(f=0) = 150 \text{mA}$  (Typ).
- 5.  $\overline{CE}x = VIL \text{ means } \overline{CE}0x = VIL \text{ and } CE1x = VIH$ 
  - $\overline{CE}x = VIH \text{ means } \overline{CE}0x = VIH \text{ or } CE1x = VIL$
  - $\overline{\text{CE}}\text{x} \leq 0.2 \text{V} \text{ means } \overline{\text{CE}}\text{ox} \leq \underline{0.2} \text{V} \text{ and } \text{CE}\text{1x} \geq \text{Vcc} 0.2 \text{V}$
  - $\overline{\text{CE}}$ x  $\geq$  Vcc 0.2V means  $\overline{\text{CE}}$ 0x  $\geq$  Vcc 0.2V or CE1x  $\leq$  0.2V
  - "X" represents "L" for left port or "R" for right port.
- 6. 'X' in part numbers indicate power (S or L).

### **AC Test Conditions**

| 710 TOST CONDITIONS           |                   |
|-------------------------------|-------------------|
| Input Pulse Levels            | GND to 3.0V       |
| Input Rise/Fall Times         | 3ns Max.          |
| Input Timing Reference Levels | 1.5V              |
| Output Reference Levels       | 1.5V              |
| Output Load                   | Figures 1,2 and 3 |

3242 tbl 10



Figure 1. AC Output Test load.

Figure 2. Output Test Load (For tckLz, tckHz, toLz, and toHz). \*Including scope and jig.



Figure 3. Typical Output Derating (Lumped Capacitive Load).



AC Electrical Characteristics Over the Operating Temperature Range (Read and Write Cycle Timing) $^{(3,4)}$  (Vcc = 5V ± 10%)

| Symbol tcyc1 tcyc2 | Parameter  Clock Cycle Time (Flow-Through) <sup>(2)</sup> | Min. | 709089/79X9<br>Com'l Only |      |      | 709089/79X15<br>Com'l Only |      |      |
|--------------------|-----------------------------------------------------------|------|---------------------------|------|------|----------------------------|------|------|
|                    | Clock Cycle Time (Flow-Through)(2)                        |      | Max.                      | Min. | Max. | Min.                       | Max. | Unit |
| tcyc2              | 3 ,                                                       | 25   |                           | 30   |      | 35                         |      | ns   |
| 10102              | Clock Cycle Time (Pipelined) <sup>(2)</sup>               | 15   |                           | 20   |      | 25                         | _    | ns   |
| tcн1               | Clock High Time (Flow-Through) <sup>(2)</sup>             | 12   | _                         | 12   |      | 12                         | _    | ns   |
| tcl1               | Clock Low Time (Flow-Through) <sup>(2)</sup>              | 12   |                           | 12   |      | 12                         | _    | ns   |
| tcH2               | Clock High Time (Pipelined) <sup>(2)</sup>                | 6    |                           | 8    |      | 10                         | _    | ns   |
| tcl2               | Clock Low Time (Pipelined) <sup>(2)</sup>                 | 6    |                           | 8    |      | 10                         | _    | ns   |
| tr                 | Clock Rise Time                                           |      | 3                         | _    | 3    |                            | 3    | ns   |
| tF                 | Clock Fall Time                                           | _    | 3                         |      | 3    |                            | 3    | ns   |
| tsa                | Address Setup Time                                        | 4    |                           | 4    |      | 4                          | _    | ns   |
| tha                | Address Hold Time                                         | 1    |                           | 1    |      | 1                          | _    | ns   |
| tsc                | Chip Enable Setup Time                                    | 4    |                           | 4    |      | 4                          | _    | ns   |
| thc                | Chip Enable Hold Time                                     | 1    |                           | 1    |      | 1                          | _    | ns   |
| tsw                | R/W Setup Time                                            | 4    |                           | 4    |      | 4                          | _    | ns   |
| thw                | R/W Hold Time                                             | 1    |                           | 1    |      | 1                          | _    | ns   |
| tsd                | Input Data Setup Time                                     | 4    |                           | 4    |      | 4                          | _    | ns   |
| thd                | Input Data Hold Time                                      | 1    |                           | 1    |      | 1                          | _    | ns   |
| tsad               | ADS Setup Time                                            | 4    |                           | 4    |      | 4                          | _    | ns   |
| thad               | ADS Hold Time                                             | 1    |                           | 1    |      | 1                          | _    | ns   |
| tscn               | CNTEN Setup Time                                          | 4    |                           | 4    |      | 4                          | _    | ns   |
| then               | CNTEN Hold Time                                           | 1    |                           | 1    |      | 1                          | _    | ns   |
| tsrst              | CNTRST Setup Time                                         | 4    |                           | 4    |      | 4                          | _    | ns   |
| thrst              | CNTRST Hold Time                                          | 1    |                           | 1    |      | 1                          | _    | ns   |
| toe                | Output Enable to Data Valid                               |      | 9                         |      | 12   |                            | 15   | ns   |
| tolz               | Output Enable to Output Low-Z <sup>(1)</sup>              | 2    |                           | 2    |      | 2                          | _    | ns   |
| tonz               | Output Enable to Output High-Z <sup>(1)</sup>             | 1    | 7                         | 1    | 7    | 1                          | 7    | ns   |
| tcD1               | Clock to Data Valid (Flow-Through) <sup>(2)</sup>         |      | 20                        | _    | 25   |                            | 30   | ns   |
| tcD2               | Clock to Data Valid (Pipelined) <sup>(2)</sup>            | _    | 9                         | _    | 12   |                            | 15   | ns   |
| toc                | Data Output Hold After Clock High                         | 2    |                           | 2    |      | 2                          | _    | ns   |
| tckhz              | Clock High to Output High-Z <sup>(1)</sup>                | 2    | 9                         | 2    | 9    | 2                          | 9    | ns   |
| tcklz              | Clock High to Output Low-Z <sup>(1)</sup>                 | 2    |                           | 2    |      | 2                          | _    | ns   |
| Port-to-Port I     | Delay                                                     | •    | -                         | -    | -    | <u>-</u>                   | -    | -    |
| tcwdd              | Write Port Clock High to Read Data Delay                  | _    | 35                        |      | 40   |                            | 50   | ns   |
| tccs               | Clock-to-Clock Setup Time                                 | _    | 15                        | _    | 15   |                            | 20   | ns   |

### NOTES:

3242 tbl 11

<sup>1.</sup> Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). This parameter is guaranteed by device characterization, but is not production tested.

<sup>2.</sup> The Pipelined output parameters (tcyc2, tcb2) apply to either or both left and right ports when FT/PIPE = VIH. Flow-through parameters (tcyc1, tcb1) apply when FT/PIPE = VIL for that port.

<sup>3.</sup> All input signals are synchronous with respect to the clock except for the asynchronous Output Enable (OE) and FT/PIPE. FT/PIPE should be treated as a DC signal, i.e. steady state during operation.

<sup>4. &#</sup>x27;X' in part number indicates power rating (S or L).



Timing Waveform of Read Cycle for



# Timing Waveform of Read Cycle for Pipelined Output $(\overline{FT}/PIPE"x" = VIH)^{(3,6)}$



- 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2).
- 2.  $\overline{\text{OE}}$  is asynchronously controlled; all other inputs are synchronous to the rising clock edge.
- 3.  $\overline{ADS} = V_{IL}$  and  $\overline{CNTRST} = V_{IH}$ .
- 4. The output is disabled (High-Impedance state) by  $\overline{\text{CE}}_0 = \text{V}_{\text{IH}}$  or  $\text{CE}_1 = \text{V}_{\text{IL}}$  following the next rising edge of clock. Refer to Truth Table 1.
- 5. Addresses do not have to be accessed sequentially since  $\overline{ADS} = V_{IL}$  constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 6. "x" denotes Left or Right port. The diagram is with respect to that port.



# Timing Waveform of a Bank Select Pipelined Read<sup>(1,2)</sup>



# Timing Waveform of a Bank Select Flow-Through Read (6,7)



- 1. B1 Represents Bank #1; B2 Represents Bank #2. Each Bank consists of one IDT709089/79 for this waveform, and are setup for depth expansion in this example. ADDRESS(B1) = ADDRESS(B2) in this situation.
- 2.  $\overline{\text{OE}}$  and  $\overline{\text{ADS}}$  = VIL; CE1(B1), CE1(B2), R/ $\overline{\text{W}}$  and  $\overline{\text{CNTRST}}$  = VIH.
- 3. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2).
- 4.  $\overline{\text{CE}}_0$  and  $\overline{\text{ADS}} = \text{ViL}$ ; CE1 and  $\overline{\text{CNTRST}} = \text{ViH}$ .
- 5.  $\overline{OE} = VIL$  for the Right Port, which is being read from.  $\overline{OE} = VIH$  for the Left Port, which is being written to.
- If tccs ≤ maximum specified, then data from right port READ is not valid until the maximum specified for tcwbb.
   If tccs > maximum specified, then data from right port READ is not valid until tccs + tcb1, tcwbb does not apply in this case.
- 7. All timing is the same for both Left and Right ports. Port "A" may be either Left or Right port. Port "B" is the opposite of Port "A".



# Timing Waveform with Port-to-Port Flow-Through Read (1,2,3,5)



- 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2).
- 2.  $\overline{CE}_0$  and  $\overline{ADS} = V_{IL}$ ; CE1 and  $\overline{CNTRST} = V_{IH}$ .
- 3.  $\overline{OE}$  = V<sub>IL</sub> for the Right Port, which is being read from.  $\overline{OE}$  = V<sub>IH</sub> for the Left Port, which is being written to.
- 4. If tccs ≤ maximum specified, then data from right port READ is not valid until the maximum specified for tcwbb.
  If tccs > maximum specified, then data from right port READ is not valid until tccs + tcb1. tcwbb does not apply in this case.
- 5. All timing is the same for both Left and Right ports. Port "A" may be either Left or Right port. Port "B" is the opposite of Port "A".



Timing Waveform of Pipelined Read-to-Write-to-Read (**OE** = VIL)(3)



Timing Waveform of Pipelined Read-to-Write-to-Read (**OE** Controlled)<sup>(3)</sup>



- 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2).
- 2. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals.
- 3.  $\overline{\text{CE}}_0$  and  $\overline{\text{ADS}}$  = VIL; CE1 and  $\overline{\text{CNTRST}}$  = VIH.
- 4. Addresses do not have to be accessed sequentially since ADS = VIL constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 5. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be re-written to guarantee data integrity.



709089/79S/L

Timing Waveform Flow-Through Read-to-Write-to-Read (**OE** = VIL)<sup>(3)</sup>



Timing Waveform of Flow-Through Read-to-Write-to-Read (**OE** Controlled)<sup>(3)</sup>



- 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2).
- 2. Output state (High, Low, or High-impedance is determined by the previous cycle control signals.
- 3.  $\overline{\text{CE}}_0$  and  $\overline{\text{ADS}} = \text{ViL}$ ; CE1 and  $\overline{\text{CNTRST}} = \text{ViH}$ .
- 4. Addresses do not have to be accessed sequentially since  $\overline{ADS} = V_{IL}$  constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 5. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be re-written to quarantee data integrity.



Timing Waveform of Pipelined Read with Address Counter Advance<sup>(1)</sup>



Timing Waveform of Flow-Through Read with Address Counter Advance<sup>(1)</sup>



- 1.  $\overline{CE}_0$  and  $\overline{OE} = V_{IL}$ ; CE<sub>1</sub>, R/ $\overline{W}$ , and  $\overline{CNTRST} = V_{IH}$ .
- 2. If there is no address change via  $\overline{ADS} = VIL$  (loading a new address) or  $\overline{CNTEN} = VIL$  (advancing the address), i.e.  $\overline{ADS} = VIH$  and  $\overline{CNTEN} = VIH$ , then the data output remains constant for subsequent clocks.



# Timing Waveform of Write with Address Counter Advance (Flow-Through or Pipelined Outputs)<sup>(1)</sup>



# Timing Waveform of Counter Reset (Pipelined Outputs)(2)



### NOTES: 1. $\overline{CE}_0$ and $R/\overline{W} = V_{IL}$ ; CE1 and $\overline{CNTRST} = V_{IH}$ .

- 2.  $\overline{CE}_0 = V_{IL}$ ;  $CE_1 = V_{IH}$ .
- 3. The "Internal Address" is equal to the "External Address" when  $\overline{ADS} = VIL$  and equals the counter output when  $\overline{ADS} = VIH$ .
- 4. Addresses do not have to be accessed sequentially since  $\overline{ADS} = V_{1L}$  constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 5. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals.
- No dead cycle exists during counter reset. A READ or WRITE cycle may be coincidental with the counter reset. ADDRo will be accessed. Extra cycles are shown here simply for clarification.
- 7. ONTEN = VIL advances Internal Address from 'An' to 'An +1'. The transition shown indicates the time required for the counter to advance. The 'An +1'Address is written to during this cycle.



## **Functional Description**

The IDT709089/79 provides a true synchronous Dual-Port Static RAM interface. Registered inputs provide minimal set-up and hold times on address, data, and all critical control inputs. All internal registers are clocked on the rising edge of the clock signal, however, the self-timed internal write pulse is independent of the LOW to HIGH transition of the clock signal.

High-Speed 64/32K x 8 Synchronous Dual-Port Static RAM

An asynchronous output enable is provided to ease asynchronous bus interfacing. Counter enable inputs are also provided to stall the operation of the address counters for fast interleaved memory applications.

A HIGH on  $\overline{\text{CE}}\text{o}$  or a LOW on CE1 for one clock cycle will power down the internal circuitry to reduce static power consumption. Multiple chip enables allow easier banking of multiple IDT709089/79's for depth expansion configurations. When the Pipelined output mode is enabled, two cycles are required with  $\overline{\text{CE}}\text{o}$  LOW and CE1 HIGH to reactivate the outputs.

# Depth and Width Expansion

The IDT709089/79 features dual chip enables (refer to Truth Table I) in order to facilitate rapid and simple depth expansion with no requirements for external logic. Figure 4 illustrates how to control the various chip enables in order to expand two devices in depth.

The IDT709089/79 can also be used in applications requiring expanded width, as indicated in Figure 4. Since the banks are allocated at the discretion of the user, the external controller can be set up to drive the input signals for the various devices as required to allow for 16-bit or wider applications.



### NOTE:

1. A<sub>15</sub> is for IDT709089, A<sub>14</sub> is for IDT709079.

# Ordering Information



### NOTE:

- 1. Contact your local sales office for industrial temp range for other speeds, packages and powers.
- Green parts available. For specific speeds, packages and powers contact your sales office.
   LEAD FINISH (SnPb) parts are in EOL process. Product Discontinuation Notice PDN# SP-17-02

# Ordering Information for Flow-through Devices

| Old Flow-through Part | New Combined Part |
|-----------------------|-------------------|
| 70908S/L20            | 709089S/L9        |
| 70908S/L25            | 709089S/L12       |
| 70908S/L30            | 709089S/L15       |

3242 tbl 12

# Datasheet Document History

1/12/99: Initiated datasheet document history

Converted to new format

Cosmetic and typographical corrections Added additional notes to pin configurations

Page 15 Added Depth and Width Expansion note

6/7/99: Changed drawing format

Page 4 Deleted note 6 for Table II

11/10/99: Replaced IDT logo



04/22/19:

709089/79S/L High-Speed 64/32K x 8 Synchronous Dual-Port Static RAM

Industrial and Commercial Temperature Ranges

| Datasheet Document History    | / ( | con't)                      |
|-------------------------------|-----|-----------------------------|
| Batasiisst Boodiiisiit iistoi | , , | $\sim$ $\sim$ $\sim$ $\sim$ |

| Datashe                | et Docume         | ent History (con't)                                                                                            |
|------------------------|-------------------|----------------------------------------------------------------------------------------------------------------|
| 12/22/99:              | Page 1            | Removed "Separate upper-byte" line                                                                             |
| 1/12/00:               | Ü                 | Combined Pipelined 709089 family and Flow-through 70908 family offerings into one data sheet                   |
|                        |                   | Changed ±200mV in waveform notes to 0mV                                                                        |
|                        |                   | Added corresponding part chart with ordering information                                                       |
| 2/18/00:               | Pages 8 & 9       | Changed ±220mV waveform notes to 0mV                                                                           |
|                        | Page 9            | Changed "Operation" in heading to "Pipelined Output", fixed drawing 08                                         |
|                        |                   | Removed PGA package                                                                                            |
| 5/24/00:               | Page 3            | Changed information in Truth Table II                                                                          |
|                        | Page 4            | Increased storage temperature parameters                                                                       |
|                        |                   | Clarified TA parameter                                                                                         |
|                        | Page 5            | DC Electrical parameters—changed wording from "open" to "disabled"                                             |
|                        |                   | Added Industrial Temperature Ranges and removed related notes                                                  |
| 01/10/02:              | Page 2            | Added date revision for pin configuration                                                                      |
|                        | Page 5 & 7        | Removed industrial temp from column headings and values for 15ns from AC & DC Electrical Characteristics       |
|                        | Page 16           | Removed industrial offering from 15ns ordering info and added industrial temp footnote                         |
|                        | Page 1 & 17       | Replaced IDT ™ logo with ® logo                                                                                |
| 06/21/04:              |                   | Consolidated multiple devices into one datasheet                                                               |
|                        | <b>D</b> 4        | Removed Preliminary status from datasheet                                                                      |
|                        | Page 4            | Added Junction Temperature to Absolute Maximum Ratings Table                                                   |
|                        | D                 | Added Ambient Temperature footnote                                                                             |
|                        | Page 5            | Added 6ns & 7ns speed DC timing numbers to the DC Electrical Characteristics Table                             |
|                        | Page 8            | Added 6ns & 7ns speed AC timing numbers to the AC Electrical Characteristics Table                             |
|                        | Page 17           | Added 6ns & 7ns speed grades to ordering information                                                           |
|                        | Dogo 1 0 10       | Added IDT Clock Solution Table                                                                                 |
| 01/20/00               | Page 1 & 18       | Replaced old ® logo with new тм logo                                                                           |
| 01/29/09:<br>07/26/10: | Page 17<br>Page 1 | Removed "IDT" from orderable part number<br>Added green parts availability to features                         |
| 07720/10.              | Page 17           | Added green indicator to ordering information                                                                  |
|                        | Page 8            | In order to correct the header notes of the AC Elect Chars Table and align them with the Industrial temp range |
|                        | r age o           | values located in the table, the commercial TA header note has been removed                                    |
|                        | Pages 9-13        | In order to correct the footnotes of timing diagrams, CNTEN has been removed to reconcile the footnotes with   |
|                        | 1 agos 7 10       | the CNTEN logic definition found in Truth Table II - Address Counter Control                                   |
| 05/28/15:              | Page 1            | Updated speed offerings and cycle time in Features                                                             |
|                        | Page 2            | Removed IDT in reference to fabrication                                                                        |
|                        | Page 2            | Removed date for the 100-PIN TQFP configuration                                                                |
|                        | Page 2 & 16       | The package code PN100-1 changed to PN100 to match standard package codes                                      |
|                        | Page 5            | Removed X6 and X7 speed grades from the DC Elec Chars table and combined X9, X12 & X15 speed                   |
|                        | J                 | grades into one DC Elec Chars table                                                                            |
|                        | Page 6            | Corrected typo in the Typical Output Derating drawing                                                          |
|                        | Page 7            | Removed X6 and X7 speed grades from the AC Elec Chars table                                                    |
|                        | Page 16           | Added Tape and Reel indicator to, removed X6 & X7 speed grades and updated the commercial and                  |
|                        |                   | industrial offerings in Ordering Information                                                                   |
|                        | Page 16           | Removed the IDT Clock Solution table                                                                           |
| 02/22/16:              | Page 2            | Changed diagram for the PN100 pin configuration by rotating the pin1 orientation counter clockwise by          |
|                        |                   | 90 degrees for accurate representation of the part and added the black dot as the pin 1 indicator              |
|                        |                   | Added the IDT logo to the pin configuration and changed the text to be in alignment with new diagram           |
|                        |                   | marking specs and rotated the pin names on the vertical sides to an upright position                           |
|                        |                   | Updated footnote references for the PN100 pin configuration                                                    |
| 01/26/18:              |                   | Product Discontinuation Notice - PDN# SP-17-02                                                                 |
|                        |                   | Last time buy expires June 15, 2018                                                                            |
| 0.1/22/10.             |                   | Datachoot changed to Obcoloto Status                                                                           |

Datasheet changed to Obsolete Status

### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.