

# ACTS161MS

Radiation Hardened 4-Bit Synchronous Counter

FN4095 Rev.0.00 January 1996

#### Features

- Devices QML Qualified in Accordance with MIL-PRF-38535
- · Detailed Electrical and Screening Requirements are Contained in SMD# 5962-96716 and Intersil's QM Plan
- 1.25 Micron Radiation Hardened SOS CMOS
- Total Dose >300K RAD (Si)
- Single Event Upset (SEU) Immunity: <1 x 10<sup>-10</sup> Errors/ Bit/Day (Typ)
- SEU LET Threshold>100 MEV-cm<sup>2</sup>/mg
- Dose Rate Upset>10<sup>11</sup> RAD (Si)/s, 20ns Pulse
- Dose Rate Survivability>10<sup>12</sup> RAD (Si)/s, 20ns Pulse
- · Latch-Up Free Under Any Conditions
- Military Temperature Range-55°C to +125°C
- · Significant Power Reduction Compared to ALSTTL Logic
- DC Operating Voltage Range 4.5V to 5.5V
- · Input Logic Levels
  - VIL = 0.8V Max
  - VIH = VCC/2 Min
- Input Current  $\leq 1\mu A$  at VOL, VOH
- Fast Propagation Delay25ns (Max), 16ns (Typ)

# Description

The Intersil ACTS161MS is a Radiation Hardened 4-Bit Binary Synchronous Counter, featuring asynchronous reset and load ahead carry logic. The MR is an active low master reset. SPE is an active low Synchronous Parallel Enable which disables counting and allows data at the preset inputs (P0 - P3) to load the counter. CP is the positive edge clock. TC is the terminal count or carry output. Both TE and PE must be high for counting to occur, but are irrelevant to loading. TE low will keep TC low.

The ACTS161MS utilizes advanced CMOS/SOS technology to achieve high-speed operation. This device is a member of a radiation hardened, high-speed, CMOS/SOS Logic family.

The ACTS161MS is supplied in a 16 lead Ceramic Flatpack (K suffix) or a Ceramic Dual-In-Line Package (D suffix).

#### **Pinouts**

16 PIN CERAMIC DUAL-IN-LINE MIL-STD-1835, DESIGNATOR CDIP2-T16, **LEAD FINISH C** 

TOP VIEW



**16 PIN CERAMIC FLATPACK** MIL-STD-1835, DESIGNATOR CDFP4-F16, **LEAD FINISH C** 

TOP VIEW



# **Ordering Information**

| PART NUMBER     | TEMPERATURE RANGE | SCREENING LEVEL       | PACKAGE                  |  |
|-----------------|-------------------|-----------------------|--------------------------|--|
| 5962F9671601VEC | -55°C to +125°C   | MIL-PRF-38535 Class V | 16 Lead SBDIP            |  |
| 5962F9671601VXC | -55°C to +125°C   | MIL-PRF-38535 Class V | 16 Lead Ceramic Flatpack |  |
| ACTS161D/Sample | 25°C              | Sample                | 16 Lead SBDIP            |  |
| ACTS161K/Sample | 25°C              | Sample                | 16 Lead Ceramic Flatpack |  |
| ACTS161HMSR     | 25°C              | Die                   | Die                      |  |



# Functional Diagram



#### **TRUTH TABLE**

|                | INPUTS |    |            |            |            |                | OUTPUTS |          |
|----------------|--------|----|------------|------------|------------|----------------|---------|----------|
| OPERATING MODE | MR     | СР | PE         | TE         | SPE        | P <sub>N</sub> | $Q_N$   | тс       |
| Reset (Clear)  | L      | Х  | Х          | Х          | Х          | X              | L       | L        |
| Parallel Load  | Н      |    | Х          | Х          | I          | I              | L       | L        |
|                | Н      |    | Х          | Х          | I          | h              | Н       | (Note 1) |
| Count          | Н      |    | h          | h          | h (Note 3) | Х              | count   | (Note 1) |
| Inhibit        | Н      | Х  | I (Note 2) | Х          | h (Note 3) | Х              | $q_N$   | (Note 1) |
|                | Н      | Х  | Х          | I (Note 2) | h (Note 3) | Х              | $q_N$   | L        |

H = High Steady State, L = Low Steady State, h = High voltage level one setup time prior to the Low-to-High clock transition, I = Low voltage level one setup time prior to the Low-to-High clock transition, X = Don't Care,q = Lower case letters indicate the state of the referenced output prior to the Low-to-High clock transition, \_\_\_\_ = Low-to-High Transition.

NOTES:

- 1. The TC output is High when TE is High and the counter is at Terminal Count (HHHH).
- 2. The High-to-Low transition of PE or TE should only occur while CP is High for conventional operation.
- 3. The Low-to-High transition of SPE should only occur while CP is High for conventional operation.

### Die Characteristics

#### **DIE DIMENSIONS:**

88 mils x 88 mils 2240mm x 2240mm

#### **METALLIZATION:**

Type: AISi

Metal 1 Thickness: 7.125kÅ ±1.125kÅ Metal 2 Thickness: 9kÅ ±1kÅ

## **GLASSIVATION:**

Type: SiO<sub>2</sub>

Thickness: 8kÅ ±1kÅ

## **WORST CASE CURRENT DENSITY:**

 $< 2.0 \times 10^5 \text{A/cm}^2$ 

## **BOND PAD SIZE:**

 $110\mu m\ x\ 110\mu m$  4.3 mils x 4.3 mils

# Metallization Mask Layout

# ACTS161MS MR (1) CP (2) VCC (16) TC (15) 2409UA 06A 169 (14) Q0 P0 (3) (13) Q1 P1 (4) (12) Q2 P2 (5) (11) Q3 P3 (6) orse no soase Part no soaso (7) (8) (9) (10) SPE PΕ GND ΤE



© Copyright Intersil Americas LLC 1999. All Rights Reserved.

All trademarks and registered trademarks are the property of their respective owners.

For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a>

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>

