# [Notes] Smart Configurator for RH850

R20TS0668EC0100 Rev.1.00 Feb. 16, 2021

#### Outline

When using Smart Configurator for RH850, note the following points.

1. When using CSI master

# 1. When using CSI master

## 1.1 Applicable Products

Smart Configurator for RH850 V1.3.0 or previous version

## 1.2 Applicable Devices

RH850 family: RH850/F1KM group

- > RH850/F1KM-S1 (48-pin, 64-pin, 80-pin, and 100-pin products)
- RH850/F1KM-S4 (100-pin, 144-pin, 176-pin, and 233-pin products)

#### 1.3 Details

When using CSI mater mode on the following peripherals, all interrupts can't be set up to be delayed by half cycle of the transmission clock, even if user config the interrupt delay mode as "half delay" on GUI (refer to Figure 1 Setting of interrupt delay mode.).

- > RH850/F1KM-S1: 48-pin, 64-pin products
  - CSIG0, CSIH0
- > RH850/F1KM-S1: 80-pin products
  - CSIG0, CSIH0, CSIH1, CSIH2
- > RH850/F1KM-S1: 100-pin products
  - CSIG0, CSIH0, CSIH1, CSIH2, CSIH3
- > RH850/F1KM-S4: 100-pin products
  - CSIG0, CSIH0, CSIH1, CSIH2, CSIH3
- RH850/F1KM-S4: 144-pin products
  - CSIG0, CSIG1, CSIH0, CSIH1, CSIH2, CSIH3
- RH850/F1KM-S4: 176-pin, 233-pin products
  - CSIG0, CSIG1, CSIG2, CSIG3, CSIH0, CSIH1, CSIH2, CSIH3



Figure 1 Setting of interrupt delay mode

#### 1.4 Workaround

User can manually modify the register setting code in the following source file

- · Source file: "<Configuration-name>.c".
- Function: "void R\_<Configuration-name>\_ Create (void)"

Note: If code is generated again, the previous state is restored. Modification is necessary each time you perform code generation.

The following is an example of the required modification when *<Configuration-name>* is Config\_CSIG0 in the RH850/F1KM group. Manually add the code in red.

```
void R_Config_CSIGO_Create(void)
{
    uint32_t tmp_port;

    CSIGO.CTL0 = _CSIG_OPERATION_CLOCK_STOP;
    ......
    /* Set CSIGO control setting */
    CSIGO.CTL1 = _CSIG_CLOCK_INVERTING_HIGH |
    _CSIG_INTERRUPT_TIMING_TRANSFERRED | _CSIG_HALF_CLOCK_DELAY |
    _CSIG_DATA_CONSISTENCY_CHECK_DISABLE | _CSIG_HANDSHAKE_DISABLE |
    _CSIG_SLAVE_SELECT_DISABLE;
    CSIGO.CTL2 = _CSIGO_SELECT_BASIC_CLOCK | _CSIGO_BAUD_RATE;
    ......
}
```

# 1.5 Schedule for Fixing the Problem

This problem will be fixed in the next version. (Scheduled to be released in May 2021.)



# **Revision History**

|      |           | Description |                      |
|------|-----------|-------------|----------------------|
| Rev. | Date      | Page        | Summary              |
| 1.00 | Feb.16.21 | -           | First edition issued |
|      |           |             |                      |

Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.

The past news contents have been based on information at the time of publication. Now changed or invalid information may be included.

The URLs in the Tool News also may be subject to change or become invalid without prior notice.

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>

 $\hbox{@ 2021 Renesas Electronics Corporation.}$  All rights reserved.

TS Colophon 4.2