# intersil

# DATASHEET

# HS-OP470ARH, HS-OP470AEH

#### Radiation Hardened, Very Low Noise Quad Operational Amplifiers

FN4471 Rev.4.0 May 18, 2021

The <u>HS-OP470ARH</u> and <u>HS-OP470AEH</u> are radiation hardened, monolithic quad operational amplifiers that provide highly reliable performance in harsh radiation environments. Excellent noise characteristics coupled with a unique array of dynamic specifications make these amplifiers well-suited for a variety of satellite system applications. Dielectrically isolated, bipolar processing makes these devices immune to single event latch-up.

The HS-OP470ARH and HS-OP470AEH show almost no change in offset voltage after exposure to 100krad(Si) gamma radiation, with only a minor increase in current. Complementing these specifications is a post radiation open-loop gain in excess of 40kV/V.

These quad operational amplifiers are available in an industry standard pinout, allowing for immediate interchangeability with most other quad operational amplifiers.

The HS-OP470AEH replaces the obsoleted HS-OP470ARH.

# **Pin Configuration**



# **Features**

- Electrically screened to SMD # 5962-98533
- QML qualified per MIL-PRF-38535 requirements
- Radiation acceptance testing HS-OP470AEH
  - High dose rate (50-300rad(Si)/s). . . . . . . . . 100krad(Si)
  - Low dose rate (0.01rad(Si)/s) .....50krad(Si)
- Radiation acceptance testing HS-OP470ARH
  - High dose rate (50-300rad(Si)/s). . . . . . . . 100krad(Si)
- Gain bandwidth product ......8.0MHz (typical)

# Applications

- High Q, active filters
- Voltage regulators
- Integrators
- Signal generators
- Voltage references
- Space environments

# **Ordering Information**

| ORDERING SMD<br>NUMBER ( <u>Note 1</u> ) | PART NUMBER<br>( <u>Note 2</u> )                                                                                                     | RADIATION HARDNESS<br>(Total Ionizing Dose) | PACKAGE<br>DESCRIPTION<br>(RoHS Compliant) | PKG.<br>DWG. # | CARRIER<br>TYPE | TEMP. RANGE   |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------|----------------|-----------------|---------------|
| 5962R9853302VXC                          | HS9-0P470AEH-Q                                                                                                                       | HDR to 100krad(Si),                         | 14 Ld Flatpack                             | K14.A          | Tray            | -55 to +125°C |
| 5962R9853302V9A                          | HS0-OP470AEH-Q (Note 3)                                                                                                              | LDR to 50krad(Si)                           | Die                                        | -              | -               |               |
| N/A                                      | HS0-OP470AEH/SAMPLE<br>(Notes 3, 4)                                                                                                  | N/A                                         | Die                                        | -              | -               |               |
|                                          | HS9-OP470AEH/PROTO (Note 4)                                                                                                          |                                             | 14 Ld Flatpack                             | K14.A          | Tray            |               |
| 5962R9853301QXC                          | HS9-0P470ARH-8<br>No longer available or supported                                                                                   | HDR to 100krad(Si)                          | 14 Ld Flatpack                             | K14.A          | Tray            |               |
| 5962R9853301VXC                          | HS9-OP470ARH-Q<br>No longer available or supported                                                                                   |                                             |                                            |                |                 |               |
| 5962R9853301V9A                          | HS0-OP470ARH-Q ( <u>Note 3</u> )<br>No longer available or supported                                                                 |                                             | Die                                        | -              | -               | -             |
| N/A                                      | $\begin{array}{l} \mbox{HS0-0P470ARH/SAMPLE} \\ (\underline{Notes \ 3, \ 4}) \\ \mbox{No longer available or supported} \end{array}$ | N/A                                         | Die                                        | -              | -               |               |
|                                          | HS9-OP470ARH/PROTO ( <u>Note 4</u> )<br>No longer available or supported                                                             |                                             | 14 Ld Flatpack                             | K14.A          | Tray            |               |
|                                          | HS-OP470AEHEV1Z ( <u>Note 5</u> )                                                                                                    | Evaluation Board                            |                                            |                |                 |               |

1. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed must be used when ordering.

2. These Pb-free Hermetic packaged products employ 100% Au plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.

- 3. Die product tested at T<sub>A</sub> = + 25°C. The wafer probe test includes functional and parametric testing sufficient to make the die capable of meeting the electrical performance outlined in the SMD.
- 4. The /PROTO and /SAMPLE are not rated or certified for Total lonizing Dose (TID) or Single Event Effect (SEE) immunity. These parts are intended for engineering evaluation purposes only. The /PROTO parts meet the electrical limits and conditions across temperature specified in the DLA SMD and are in the same form and fit as the qualified device. The /SAMPLE parts are capable of meeting the electrical limits and conditions specified in the DLA SMD. The /SAMPLE parts do not receive 100% screening across temperature to the DLA SMD electrical limits. These part types do not come with a Certificate of Conformance because they are not DLA qualified devices.
- 5. Evaluation board uses the /PROTO parts. The /PROTO parts are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity.

### **Die Characteristics**

#### **DIE DIMENSIONS:**

95 mils x 99 mils x 19 mils ±1 mil (2420µm x 2530µm x 483µm ±25.4µm)

#### **INTERFACE MATERIALS:**

#### **Glassivation:**

Type: Silox (SIO2) 1:6:1 Thickness: 8kÅ ±0.8kÅ (1kÅ undopped, 6kÅ dopped, cap 1kÅ undopped)

#### **Top Metallization:**

Type: Al/Cu 16kÅ ±2kÅ

#### Substrate:

Dielectrically Isolated (DI)

#### **Backside Finish:**

Silicon

#### **ASSEMBLY RELATED INFORMATION:**

#### Substrate potential:

Unbiased

#### Special assembly instructions

None

#### **ADDITIONAL INFORMATION:**

## Worst Case Current Density:

 $<2.0 \text{ x } 10^5 \text{ A/cm}^2$ 

#### **Transistor Count:**

175



# **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted.

| Please visit our website to make sur | re you have the latest revision |
|--------------------------------------|---------------------------------|
|                                      | you have the latest letteren    |

| DATE         | REVISION | CHANGE                                                                                                                                                                                                                                                          |  |
|--------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| May 18, 2021 | 4.0      | Updated Radiation Acceptance testing features bullets.<br>Updated the Ordering Information table.<br>Updated Die Characteristics for Glassivation, Top Metalization, Substrate, and Assembly Related<br>Information to match information in the SMD 5962-98533. |  |
| Sep 21, 2018 | 3.0      | Added Related Literature section.<br>Updated the Ordering Information table by adding HSO-OP470AEH/SAMPLE and HSO-OP470AEH/PROTO<br>parts, removing part marking column, and adding Notes 3 and 4.<br>Added Revision History section.<br>Updated Disclaimer.    |  |

#### Ceramic Metal Seal Flatpack Packages (Flatpack)



#### NOTES:

- Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. Alternately, a tab (dimension k) may be used to identify pin one.
- 2. If a pin one identification mark is used in addition to a tab, the limits of dimension k do not apply.
- 3. This dimension allows for off-center lid, meniscus, and glass overrun.
- 4. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.
- 5. N is the maximum number of terminal positions.
- 6. Measure dimension S1 at all four corners.
- 7. For bottom-brazed lead packages, no organic or polymeric materials shall be molded to the bottom of the package to cover the leads.
- 8. Dimension Q shall be measured at the point of exit (beyond the meniscus) of the lead from the body. Dimension Q minimum shall be reduced by 0.0015 inch (0.038mm) maximum when solder dip lead finish is applied.
- 9. Dimensioning and tolerancing per ANSI Y14.5M 1982.
- 10. Controlling dimension: INCH.

For the most recent package outline drawing, see K14.A.

| K14.A MIL-STD-1835 CDFP3-F14 (F-2A, CONFIGURATION B) |
|------------------------------------------------------|
| 14 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE          |

|        | INCHES    |        | MILLIMETERS |      |       |
|--------|-----------|--------|-------------|------|-------|
| SYMBOL | MIN       | MAX    | MIN         | MAX  | NOTES |
| Α      | 0.045     | 0.115  | 1.14        | 2.92 | -     |
| b      | 0.015     | 0.022  | 0.38        | 0.56 | -     |
| b1     | 0.015     | 0.019  | 0.38        | 0.48 | -     |
| С      | 0.004     | 0.009  | 0.10        | 0.23 | -     |
| c1     | 0.004     | 0.006  | 0.10        | 0.15 | -     |
| D      | -         | 0.390  | -           | 9.91 | 3     |
| E      | 0.235     | 0.260  | 5.97        | 6.60 | -     |
| E1     | -         | 0.290  | -           | 7.11 | 3     |
| E2     | 0.125     | -      | 3.18        | -    | -     |
| E3     | 0.030     | -      | 0.76        | -    | 7     |
| е      | 0.050 BSC |        | 1.27 BSC    |      | -     |
| k      | 0.008     | 0.015  | 0.20        | 0.38 | 2     |
| L      | 0.270     | 0.370  | 6.86        | 9.40 | -     |
| Q      | 0.026     | 0.045  | 0.66        | 1.14 | 8     |
| S1     | 0.005     | -      | 0.13        | -    | 6     |
| М      | -         | 0.0015 | -           | 0.04 | -     |
| Ν      | 14        |        | 14          |      | -     |

Rev. 0 5/18/94

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/