# RENESAS

# DATASHEET

## ISL97686

4-Channel LED Driver with Independent Channel Control for Dynamic Dimming

FN7953 Rev.1.00 Sep 19, 2017

The <u>ISL97686</u> is a PWM controlled LED driver that supports 4 channels of LED current for monitor and TV LCD backlight applications. It is capable of driving 160mA per channel from a 9V to 32V input supply, with current sources rated up to 75V absolute maximum.

The ISL97686's current sources achieve typical current matching to  $\pm 1\%$ , while dynamically maintaining the minimum required V<sub>OUT</sub> necessary for regulation. This adaptive scheme compensates for the non-uniformity of forward voltage variance in the LED strings.

The ISL97686 dimming can be controlled by a high speed SPI interface for independent channel control for dynamic dimming function synthesized on chip at 10-bit resolution.

The ISL97686 has an advanced dynamic headroom control function, which monitors the highest LED forward voltage string, and regulates the output to the correct level to minimize power loss. This proprietary regulation scheme also allows for extremely linear PWM dimming from 0.02% to 100%. The LED current can also be switched between two current levels, giving support for 3D applications. The ISL97686 incorporates extensive protections of string open and short circuit detections, OVP, and OTP.

## **Related Literature**

- · For a full list of related documents, visit our website
- ISL97686 product page

## **Features**

- 4 x 160mA, 75V rated channels with integrated channel regulation FETs
- Channels can be ganged for high current
  - 2 x 350mA
  - 1 x 700mA
- 9V~32V input voltage
- Dimming modes:
  - Independent channel dimming control with SPI
  - PWM dimming with adjustable output frequency
  - 10-bit dimming resolution
  - VSYNC mode
- Two selectable current levels for 3D applications
- Current matching of ±1%
- Integrated fault protection features such as string open circuit protection, string short circuit protection, overvoltage protection, and over-temperature protection
- 28 Ld 5x5mm TQFN and 28 Ld 300mil SOIC packages available

## **Applications**

- Monitor and TV LED backlighting
- · General, industrial, and automotive lighting





### **Block Diagram**



FIGURE 3. ISL97686 BLOCK DIAGRAM





## **Pin Descriptions**

| TQFN | SOIC | PIN NAME    | PIN TYPE | PIN DESCRIPTION                                                                                                                                                                                                  |
|------|------|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | 5    | SDO         | I        | Serial data output to next driver                                                                                                                                                                                |
| 2    | 6    | CS          | I        | Chip select                                                                                                                                                                                                      |
| 3    | 7    | CLK         | I        | Serial clock                                                                                                                                                                                                     |
| 4    | 8    | SDI         | I        | Serial data input                                                                                                                                                                                                |
| 5    | 9    | VLOGIC      | S        | Internal 2.5V Digital Bias Regulator. Needs Decoupling Capacitor added to ground                                                                                                                                 |
| 6    | 10   | EN_VSYNC    | I        | Frame synchronization enable. Ties high to VDC for enable V <sub>SYNC</sub> function. PWM_SET/PLL also needs to be configured with an RC network. Pin can be tied to VDC or VLOGIC to enable function            |
| 7    | 11   | VDC         | S        | Internal 5V Analog Bias Regulator. Needs Decoupling Capacitor added to ground                                                                                                                                    |
| 8    | 12   | VIN         | S        | Main Power Input. Range: 9V to 32V                                                                                                                                                                               |
| 9    | 13   | EN          | I        | LED Driver Enable. Whole chip will shut down when low                                                                                                                                                            |
| 10   | 14   | AGND        | S        | Analog Ground                                                                                                                                                                                                    |
| 11   | 15   | GD          | 0        | External Boost FET gate control                                                                                                                                                                                  |
| 12   | 16   | SLEW        | I        | Boost Regulation Switching Slew Rate control                                                                                                                                                                     |
| 13   | 17   | CS          | I        | External Boost FET current sense input                                                                                                                                                                           |
| 14   | 18   | PGND        | S        | Boost FET gate driver power ground and ground reference for CS pin                                                                                                                                               |
| 15   | 19   | PWM_SET/PLL | I        | For direct PWM mode, tie this pin high to VDC. For other non-VSYNC modes, connect to a resistor to set the dimming frequency. If the VSYNC function is enabled, connect this pin to the PLL loop filter network. |
| 16   | 20   | OVP         | I        | Overvoltage Protection Input as well as Output Voltage feedback pin                                                                                                                                              |
| 17   | 21   | COMP        | I        | Boost compensation                                                                                                                                                                                               |
| 18   | 22   | ISET1       | I        | Resistor connection for setting LED current. 28.7k $\Omega$ = 100mA                                                                                                                                              |



## Pin Descriptions (Continued)

| TQFN | SOIC | PIN NAME | PIN TYPE | PIN DESCRIPTION                                                                                                            |
|------|------|----------|----------|----------------------------------------------------------------------------------------------------------------------------|
| 19   | 23   | ISET2    | I        | Resistor connection for setting LED current. 28.7k $\Omega$ = 100mA                                                        |
| 20   | 24   | OSC      | I        | Boost switching frequency adjustment                                                                                       |
| 21   | 25   | NC       |          | No connection                                                                                                              |
| 22   | 26   | PGND     | S        | Power Ground return for LED current                                                                                        |
| 23   | 27   | CH4      | I        | LED PWM Driver                                                                                                             |
| 24   | 28   | СНЗ      | I        | LED PWM Driver                                                                                                             |
| 25   | 1    | CH2      | I        | LED PWM Driver                                                                                                             |
| 26   | 2    | CH1      | I        | LED PWM Driver                                                                                                             |
| 27   | 3    | PGND     | S        | Power Ground return for LED current                                                                                        |
| 28   | 4    | CSEL     | I        | ISET Resistor Selection Pin.<br>CSEL = 0 : ISET 1 resistor sets LED current<br>CSEL = 1 : ISET 2 resistor sets LED current |

## **Ordering Information**

| PART NUMBER<br>(Notes <u>3</u> , <u>4</u> ) | PART<br>MARKING                                         | PACKAGE<br>(RoHS COMPLIANT) | PKG.<br>DWG. # |  |
|---------------------------------------------|---------------------------------------------------------|-----------------------------|----------------|--|
| ISL97686IRTZ (Note 1)                       | ISL9768 6IRTZ                                           | 28 Ld 5x5 TQFN              | L28.5x5B       |  |
| ISL97686IBZ (Note <u>2</u> )                | ISL97686IBZ                                             | 28 Ld SOIC (300mil)         | M28.3          |  |
| ISL97686IBZ-EVAL1Z                          | Evaluation Board (None of LEDs on the evaluation board) |                             |                |  |

NOTES:

1. Add "-T" suffix for 6k unit tape and reel. Refer to TB347 for details on reel specifications.

2. Add "-TK" suffix for 1k unit tape and reel. Refer to  $\underline{\text{TB347}}$  for details on reel specifications.

3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

4. For Moisture Sensitivity Level (MSL), see the product information page for ISL97686. For more information on MSL, see TB363.



#### Absolute Maximum Ratings $(T_A = +25 \degree C)$

| VIN. EN0.3V to 45V                                     |
|--------------------------------------------------------|
|                                                        |
| VDC                                                    |
| VLOGIC                                                 |
|                                                        |
| COMP, ISET1, ISET2, PWM_SET,                           |
| OSC, CS, OVP                                           |
| EN_VSYNC, CSEL                                         |
| CLK, SDI, SDO, CS                                      |
| CH1 - CH40.3V to 75V                                   |
| GD. SLEW                                               |
|                                                        |
| PGND                                                   |
| Above voltage ratings are all with respect to AGND pin |
| ESD Rating                                             |
|                                                        |
| Human Body Model (Tested per JESD22-A114F) 2kV         |
| Machine Model (Tested per JESD22-A115C)                |
| Charged Device Model (JESD22-C101E) 1kV                |

Latch Up (Tested per JESD-78B; Class 2, Level A) ..... 100mA

#### **Thermal Information**

| Thermal Resistance                               | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W)   |
|--------------------------------------------------|------------------------|--------------------------|
| 28 Ld TQFN (4 layer + vias, Notes 5, 7)          | 32                     | 4                        |
| 28 Ld SOIC (4 layer, Notes <u>6</u> , <u>8</u> ) | 54                     | 25                       |
| Thermal Characterization (Typical, Note 9)       |                        | PSI <sub>JT</sub> (°C/W) |
| 28 Ld TQFN                                       |                        | 1                        |
| 28 Ld SOIC                                       |                        | 4                        |
| Maximum Continuous Junction Temperature          |                        | +125°C                   |
| Storage Temperature                              | 6!                     | 5°C to +150°C            |
| Power Dissipation                                | TQFN (W)               | SOIC (W)                 |
| T <sub>A</sub> < +25°C                           | 3.13                   | 1.85                     |
| T <sub>A</sub> < +70°C                           | 1.72                   | 1.02                     |
| T <sub>A</sub> < +85°C                           | 1.25                   | 0.74                     |
| T <sub>A</sub> < +105°C                          | 0.63                   | 0.37                     |
| Ph-Free Reflow Profile                           |                        | Pefer to TR493           |

### **Operating Conditions**

Temperature Range .....-40°C to +105°C

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 5.  $\theta_{JA}$  is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See <u>TB379</u>.
- 6. θ<sub>JA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. See <u>TB379</u> for details.
- 7. For  $\theta_{\text{JC}}$  the "case temp" location is the center of the exposed metal pad on the package underside.
- 8. For  $\theta_{\text{JC}},$  the "case temp" location is taken at the package top center.
- 9.  $PSI_{JT}$  is the PSI junction-to-top thermal characterization parameter. If the package top temperature can be measured with this rating then the die junction temperature can be estimated more accurately than the  $\theta_{JC}$  and  $\theta_{JC}$  thermal resistance ratings.

**Electrical Specifications** All specifications below are characterized at  $T_A = -40$  °C to  $\pm 105$  °C;  $V_{IN} = 12V$ , EN = 5V. Boldface limits apply over the operating temperature range,  $\pm 40$  °C to  $\pm 105$  °C.

| PARAMETER               | DESCRIPTION                                      | CONDITION                                                                                      | MIN<br>(Note <u>10</u> ) | ТҮР  | MAX<br>(Note <u>10</u> ) | UNIT |
|-------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------|------|--------------------------|------|
| GENERAL                 |                                                  |                                                                                                |                          |      |                          |      |
| V <sub>IN</sub>         | Backlight Supply Voltage                         | (Note <u>11</u> )                                                                              | 9                        |      | 32                       | v    |
| I <sub>VIN_STBY</sub>   | VIN Shutdown Current                             | EN = 0                                                                                         |                          |      | 5                        | μA   |
| I <sub>VIN_ACTIVE</sub> | Switching                                        | $R_{FPWM} = 3.3 k\Omega,$<br>$I_{LED} = 100 mA,$<br>$f_{SW} = 600 kHz,$<br>$C_{OUT_SW} = 1 nF$ |                          | 10   | 13                       | mA   |
|                         | Non-switching                                    |                                                                                                |                          | 4    | 5.5                      | mA   |
| V <sub>UVLO</sub>       | Undervoltage Lock-out Threshold                  |                                                                                                | 2.9                      |      | 3.3                      | v    |
| V <sub>UVLO_HYS</sub>   | Undervoltage Lock-out Hysteresis                 |                                                                                                |                          | 300  |                          | mV   |
| LINEAR REGULAT          | TOR                                              | L                                                                                              |                          |      |                          |      |
| V <sub>DC</sub>         | 5V Analog Bias Regulator                         | V <sub>IN</sub> > 6V                                                                           | 4.8                      | 5    | 5.1                      | v    |
| V <sub>DC_DROP</sub>    | V <sub>DC</sub> LDO Load Regulation Tolerance    | I <sub>VDC</sub> = 30mA                                                                        |                          | 71   | 100                      | mV   |
| V <sub>LOGIC</sub>      | 2.5V Logic Bias Regulator                        | V <sub>IN</sub> > 6V                                                                           | 2.3                      | 2.4  | 2.5                      | v    |
| V <sub>LOGIC_DROP</sub> | V <sub>LOGIC</sub> LDO Load Regulation Tolerance | I <sub>VLOGIC</sub> = 30mA                                                                     |                          | 31   | 100                      | mV   |
| BOOST SWITCH C          | CONTROLLER                                       | L.                                                                                             |                          |      | - L                      |      |
| t <sub>SS</sub>         | Soft-Start                                       |                                                                                                |                          | 16   |                          | ms   |
| I <sub>SW_LIMIT</sub>   | Boost FET Current Limit                          | R <sub>SENSE</sub> = 50mΩ                                                                      | 3.1                      | 3.4  | 3.8                      | Α    |
| t <sub>R</sub>          | Gate Rise Time                                   | C <sub>OUT_SW</sub> = 1000pF                                                                   |                          | 20   |                          | ns   |
| t <sub>F</sub>          | Gate Falling Time                                | C <sub>OUT_SW</sub> = 1000pF                                                                   |                          | 17.6 |                          | ns   |
| V <sub>GD</sub>         | Gate Driver Output Voltage                       | C <sub>OUT_SW</sub> = 1000pF                                                                   |                          | 10   |                          | v    |



**Electrical Specifications** All specifications below are characterized at  $T_A = -40$  °C to +105 °C;  $V_{IN} = 12V$ , EN = 5V. Boldface limits apply over the operating temperature range, -40 °C to +105 °C. (Continued)

| PARAMETER                   | DESCRIPTION                                                      | CONDITION                                                  | MIN<br>(Note <u>10</u> ) | ТҮР                       | MAX<br>(Note <u>10</u> ) | UNIT |
|-----------------------------|------------------------------------------------------------------|------------------------------------------------------------|--------------------------|---------------------------|--------------------------|------|
| D <sub>MAX</sub>            | Boost Maximum Duty Cycle                                         | f <sub>SW</sub> = 600kHz                                   | 92                       |                           |                          | %    |
| D <sub>MIN</sub>            | Boost Minimum Duty Cycle                                         | f <sub>SW</sub> = 1.2MHz                                   |                          |                           | 26                       | %    |
| f <sub>SW</sub>             | Boost Switching Frequency                                        | $R_{OSC} = 250 k\Omega$                                    | 180                      | 200                       | 220                      | kHz  |
|                             |                                                                  | $R_{OSC} = 83k\Omega$                                      | 540                      | 600                       | 660                      | kHz  |
|                             |                                                                  | $R_{OSC} = 42k\Omega$                                      | 1.08                     | 1.2                       | 1.32                     | MHz  |
| EFF <sub>PEAK</sub>         | Boost Peak Efficiency                                            |                                                            |                          | 90                        |                          | %    |
| REFERENCE                   |                                                                  |                                                            | L.                       |                           | I                        |      |
| I <sub>MATCH</sub>          | Channel-to-Channel Current Matching                              | Channels are in a single IC,<br>I <sub>LED</sub> : 100mA   | -2                       | ±1                        | 2                        | %    |
| I <sub>ACC</sub>            | Absolute Current                                                 | $R_{ISET1/2} = 28.7 k\Omega$                               | -3                       |                           | 3                        | %    |
| FAULT DETECTION             |                                                                  |                                                            | L.                       |                           | I                        |      |
| V <sub>SC</sub>             | Channel Short Circuit Threshold                                  |                                                            | 7.2                      | 8                         | 8.8                      | v    |
| V <sub>TEMP</sub>           | Over-Temperature Threshold                                       |                                                            |                          | 150                       |                          | °C   |
| V <sub>TEMP_ACC</sub>       | Over-Temperature Threshold Accuracy                              |                                                            |                          | 5                         |                          | °C   |
| V <sub>OVP_OUT</sub>        | Overvoltage Limit on OVP Pin                                     |                                                            | 1.18                     | 1.22                      | 1.24                     | v    |
| V <sub>OVP_IN</sub>         | Overvoltage Limit on VIN Pin                                     |                                                            |                          | 35                        |                          | v    |
| DIGITAL I/O LOGIC           | LEVEL SPECIFICATIONS                                             |                                                            |                          | 1                         |                          |      |
| V <sub>IL</sub>             | Logic Input Low Voltage - EN_VSYNC, EN, CLK, SDA, SDO, CSEL, CS  |                                                            |                          |                           | 0.8                      | v    |
| V <sub>IH</sub>             | Logic Input High Voltage - EN_VSYNC, EN, CLK, SDA, SDO, CSEL, CS |                                                            | 1.5                      |                           | 5.5                      | v    |
| f <sub>cs</sub>             | Chip select frequency                                            |                                                            | 30                       |                           | 480                      | Hz   |
| f <sub>CLK</sub>            | Serial Clock Frequency                                           |                                                            | 10                       |                           | 580                      | kHz  |
| t <sub>SETUP</sub>          | Setup Time                                                       |                                                            | 40                       |                           |                          | ns   |
| t <sub>HOLD</sub>           | Hold Time                                                        |                                                            | 40                       |                           |                          | ns   |
| CURRENT SOURCE              | S                                                                |                                                            |                          |                           |                          |      |
| V <sub>HEADROOM</sub>       | Dominant Channel Current Source Headroom at CH Pin               | $I_{LED} = 160 \text{mA}$<br>$T_A = +25 ^{\circ} \text{C}$ |                          | 0.75<br>(Note <u>12</u> ) |                          | v    |
| V <sub>HEADROOM_RANGE</sub> | Dominant Channel Current Sink Headroom Range at CHx<br>Pin       | $I_{LED} = 160mA$<br>$T_A = +25°C$                         |                          | 90                        |                          | mV   |
| V <sub>ISET1,2</sub>        | Voltage at ISET1 and 2 Pins                                      |                                                            | 1.18                     | 1.21                      | 1.24                     | v    |
| ILED_MAX                    | Maximum LED Current per Channel                                  |                                                            | 160                      |                           |                          | mA   |
| PWM GENERATOR               | 1                                                                |                                                            |                          |                           |                          |      |
| f <sub>PWM</sub>            | Generated PWM Frequency                                          | $R_{PWM\_SET} = 333k\Omega$                                | 45                       | 50                        | 55                       | Hz   |
|                             |                                                                  | $R_{PWM\_SET} = 3.3k\Omega$                                | 4.5                      | 5                         | 5.5                      | kHz  |
| Dimming Range               | PWM Dimming Duty Cycle Limits                                    | f <sub>PWM</sub> ≤ 20kHz                                   | 0.1                      |                           | 100                      | %    |
| V <sub>PWM_SET</sub>        | PWM_SET Voltage                                                  | $R_{PWM\_SET} = 3.3k\Omega$                                | 1.18                     | 1.21                      | 1.25                     | v    |

NOTES:

10. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

11. At maximum  $V_{\text{IN}}$  of 32V, minimum  $V_{\text{OUT}}$  is 35V. Minimum  $V_{\text{OUT}}$  can be lower at lower  $V_{\text{IN}}$ 

12. Varies within range specified by  $V_{\text{HEADROOM}\_\text{RANGE}}$ 



### **Typical Performance Curves**



FIGURE 4. EFFICIENCY vs V  $_{\rm IN}$  (I  $_{\rm CH}$ : 100mA, f  $_{\rm DIM}$ : 200Hz, V  $_{\rm OUT}$ : 45V FOR 4P14S AND 55V FOR 4P18S)



FIGURE 6. EFFICIENCY vs PWM DIMMING (V<sub>IN</sub>: 24V, V<sub>OUT</sub>: 55V FOR 4P18S, I<sub>CH</sub>: 100mA)





FIGURE 5. EFFICIENCY vs I<sub>CH</sub> (V<sub>OUT</sub>: 55V FOR 4P18S, f<sub>DIM</sub>: 200Hz)



FIGURE 7. ACCURACY vs WPM DIMMING (V<sub>IN</sub>: 24V, V<sub>OUT</sub>: 55V FOR 4P18S, I<sub>CH</sub>: 100mA)





### **Typical Performance Curves** (Continued)



FIGURE 10. START-UP (NON VSYNC MODE, V<sub>IN</sub>: 19V, I<sub>CH</sub>: 120mA, LEDs: 4P18S,  $f_{DIM}$ : 200Hz)



FIGURE 12. START-UP (NON VSYNC MODE,  $V_{\text{IN}}$ : 19V, I $_{\text{CH}}$ : 120mA, LEDs: 4P10S, f $_{\text{DIM}}$ : 200Hz)



FIGURE 14. TIMING OF SPI INTERFACE (TWO ICs DAISY CHAINED,  $\overline{CS}$ : 120Hz, CLK: 390kHz, f<sub>DIM</sub>: 200Hz)



FIGURE 11. START-UP (NON VSYNC MODE, V<sub>IN</sub>: 19V, I<sub>CH</sub>: 120mA, LEDs: 4P14S, f<sub>DIM</sub>: 200Hz)



FIGURE 13. PWM DIMMING (V\_{IN} : 19V, I\_{CH}: 120mA, LEDs: 4P14S,  $f_{\text{DIM}}$ : 200Hz)



FIGURE 15. MINIMUM PWM DIMMING DUTY CYCLE 0.1% (VIN: 19V, ICH: 120mA, LEDs: 4P14S,  $f_{DIM}$ : 200Hz)



## **Theory of Operation**

### **PWM Boost Converter**

The current mode PWM boost converter produces the minimal voltage needed to enable the LED string with the highest forward voltage drop to run at the programmed current. The ISL97686 employs current mode control boost architecture that has a fast current sense loop and a slow voltage feedback loop. The number of LEDs that can be driven by ISL97686 depends on the type of LED chosen in the application. The ISL97686 is capable of boosting up to greater than 70V and driving 4 Channels of LEDs at a maximum of 160mA per channel.

### **OVP** and V<sub>OUT</sub>

The Overvoltage Protection (OVP) pin has a function of setting the overvoltage trip level as well as limiting the  $\rm V_{OUT}$  regulation range.

The ISL97686 OVP threshold is set by  $R_{UPPER}$  and  $R_{LOWER}$  as shown in Equation  $\underline{1}$ :

$$V_{OUT} = \frac{1.21(R_{UPPER} + R_{LOWER})}{R_{LOWER}}$$
(EQ. 1)

and  $V_{OUT}$  can only regulate between 30% and 100% of the  $V_{OUT\ OVP}$  such that:

Allowable  $V_{OUT}$  = 30% to 100% of  $V_{OUT_OVP}$ 

For example, a 1M $\Omega$  R<sub>UPPER</sub> and 19k $\Omega$  R<sub>LOWER</sub> sets OVP to 65.4V. The boost can regulate down to 30% of OVP, so it can go as low as 19.6V. If V<sub>OUT</sub> needs to be lower than this, the OVP level must be reduced. Otherwise, V<sub>OUT</sub> will regulate to 19.6V, and the ISL97686 may overheat. However, it's recommended that the OVP be set to no more than 20% above the nominal operating voltage. This prevents the need for output capacitor voltage ratings and the inductor current rating to be set significantly higher than needed under normal conditions, allowing a smaller and cheaper solution, as well as keeping the maximum voltages and currents that can be seen in the system during fault conditions at less extreme levels.

Parallel capacitors should be placed across the OVP resistors such that  $R_{UPPER}/R_{LOWER} = C_{LOWER}/C_{UPPER}$ . Using a  $C_{UPPER}$ value of at least 30pF is recommended. These capacitors reduce the AC impedance of the OVP node, which is important when using high value resistors. The ratio of the OVP capacitors should be the inverse of the OVP resistors. For example, if  $R_{UPPER}/R_{LOWER} = 33/1$ , then  $C_{UPPER}/C_{LOWER} = 1/33$  with  $C_{UPPER} = 100$ pF and  $C_{LOWER} = 3.3$ nF. These components are not always needed, but it is highly recommended to include replacements to populate them if necessary.

### **Current Matching and Current Accuracy**

The LED current in each channel is regulated using an active current source circuit, as shown in Figure <u>16</u>. The peak LED current is set by translating the R<sub>ISET</sub> current to the output with a scaling factor of 2919/R<sub>ISET</sub>.

The sink terminals of the current source MOSFETs are designed to operate within a range at about 750mV to optimize power loss versus accuracy requirements. The sources of channel-to-channel current matching error come from the op amp offsets, reference voltage, and current source sense resistors. These parameters are optimized for current matching and absolute current accuracy. However, the absolute accuracy is determined by the external  $R_{ISET}$ . A 0.1% tolerance resistor is therefore recommended.



FIGURE 16. SIMPLIFIED CURRENT SOURCE CIRCUIT

### **Dynamic Headroom Control**

The ISL97686 features a proprietary dynamic headroom control circuit that detects the highest forward voltage string, or effectively the lowest voltage from any of the CH pins. The system regulates the output voltage to the correct level to allow the channel with the lowest voltage to have just sufficient headroom to correctly regulate the LED current. Because all LED strings are connected to the same output voltage, the other CH pins will have a higher voltage, but the regulated current source circuit on each channel ensures that each channel has the correct current level. The output voltage regulation is dynamic, and is updated as needed, to allow for temperature and aging affects in the LEDs.

### **Dimming Controls**

The ISL97686 provides two ways to control the LED current, and therefore, the brightness. These are described in the following sections, but can be broadly divided into two types of dimming:

Step 1. LED DC current adjustment

Step 2. PWM chopping of the LED current defined in Step 1.

### **LED DC Current Setting**

The initial brightness should be set by choosing an appropriate value for the resistor on the ISET1/2 pins. This resistor must connect to AGND, and should be chosen to fix the maximum possible LED current:

$$I_{LEDmax} = \frac{2919}{R_{ISET}}$$
(EQ. 2)

The ISL97686 includes two built-in levels of current, individually set by the resistors on ISET1 and ISET2, according to Equation  $\underline{2}$ , which can be switched between by using the CSEL pin.

CSEL = 0: The current setting is based on ISET1 CSEL = 1: The current setting is based on ISET2



This is typically used in 3D systems to provide a higher current level in 3D modes, but is not restricted to this application. CSEL can be switched in operation and updates immediately in direct PWM mode, and at the start of the next PWM dimming cycle in other modes.

#### LED DC DIMMING

It is possible to control the LED current by applying a DC voltage  $V_{\text{DIM}}$  to the ISET1/2 pin via a resistor as in Figure <u>17</u>.



FIGURE 17. LED CURRENT CONTROL WITH VDIM

If the V<sub>DIM</sub> is above V<sub>ISET</sub> 1.21V, the brightness will reduce, and vice versa. In this configuration, it is important that the control voltage be set to the maximum brightness (minimum voltage) level when the ISL97686 is enabled, even if the LEDs are not lit at this point. This is necessary to allow the chip to calibrate to the

maximum current level that will need to be supported. Otherwise, on-chip power dissipation will be higher at current levels above the start-up level. Dimming with this technique should be limited to a minimum of 10~20% brightness, as LED current accuracy is increasingly degraded at lower levels.

### **PWM Dimming Frequency Adjustment**

The dimming frequencies of serial interface and ACTL modes are set by an external resistor at the PWM\_SET pin, as shown in Equation <u>3</u>:

$$f_{PWM} = \frac{(1.665) \times 10^7}{R_{PWMSET}}$$
 (EQ. 3)

where  $f_{\text{PWM}}$  is the desirable PWM dimming frequency and  $R_{\text{PWMSET}}$  is the setting resistor.

#### **SPI INTERFACE**

ISL97686 has an SPI interface for the daisy chain configuration of a single controller and multiple LED drivers in Figure <u>18</u>. The master can control the particular channels of multiple LED drivers with sharing 4 wires, SDI, SDO, CLK, and  $\overline{CS}$ . Each serialized dimming data can be encoded 10-bit resolution and transferred to each driver ICs only at  $\overline{CS}$  pin low period. The LED driver will start particular channel dimming after loading the dimming data when the  $\overline{CS}$  level back to high.



FIGURE 18. SPI INTERFACE AND CONTROL TIMING



#### **V<sub>SYNC</sub> FUNCTION**

The V<sub>SYNC</sub> function is used to provide accurate LED dimming frequencies and make sure that the video data is properly aligned with the frame rate. A phase locked loop (PLL) is used to lock the frequency to a multiple of the frame rate. Additionally, the phase of the PWM output is aligned with the frame rate to provide very predictable video performance. In V<sub>SYNC</sub> mode, the FPWM pin is used as the PLL loop compensation pin and needs a loop filter connected between it and ground.

Frame rates between 30Hz and 300Hz are supported, and an automatic frequency detection circuit will provide the same output frequency at 30, 60, 120, 180, 240, and 300Hz.

Additionally, the PWM dimming frequency can be pre-selected to any of the following values shown in Table  $\underline{1}$  (Note that for the 60Hz range, the frequencies will be scaled by a factor of framerate/60Hz and for the 120Hz range they will be scaled by a factor of framerate/120Hz).

| DIMMING FREQUENCY |       |       |       |  |  |  |  |
|-------------------|-------|-------|-------|--|--|--|--|
| (Hz)              | (kHz) | (kHz) | (kHz) |  |  |  |  |
| 180               | 1.26  | 5.70  | 13.38 |  |  |  |  |
| 240               | 1.38  | 6.18  | 13.86 |  |  |  |  |
| 300               | 1.50  | 6.66  | 14.34 |  |  |  |  |
| 360               | 1.62  | 7.14  | 14.82 |  |  |  |  |
| 420               | 1.74  | 7.62  | 15.30 |  |  |  |  |
| 480               | 1.86  | 8.10  | 15.78 |  |  |  |  |
| 540               | 1.98  | 8.58  | 16.26 |  |  |  |  |
| 600               | 2.10  | 9.06  | 16.74 |  |  |  |  |
| 660               | 2.34  | 9.54  | 17.22 |  |  |  |  |
| 720               | 2.58  | 10.02 | 17.70 |  |  |  |  |
| 780               | 2.88  | 10.50 | 18.18 |  |  |  |  |
| 840               | 3.36  | 10.98 | 18.66 |  |  |  |  |
| 900               | 3.78  | 11.46 | 19.14 |  |  |  |  |
| 960               | 4.20  | 11.94 | 19.62 |  |  |  |  |
| 1.02k             | 4.74  | 12.42 | 20.10 |  |  |  |  |
| 1.14k             | 5.22  | 12.90 | 20.58 |  |  |  |  |

### V<sub>OUT</sub> Control when LEDs are Off

When the backlight is enabled but all LEDs are off (i.e., during the PWM off times), the switching regulator of a typical LED driver will stop switching, which can allow the output to begin to discharge.

This is not a problem when the LED off times are short and the duty cycle is running at a high duty cycle, or the output capacitance is large. However, it presents two problems. First, for low duty cycles at low frequencies, V<sub>OUT</sub> can droop between on-times, resulting in under-regulation of the current when the LEDs are next switched on. Second, at high PWM frequencies or very low duty cycles, LED on-times can be shorter than the minimum number of boost cycles needed to ramp up the

inductor current to the required level to support the load. For example, a 1% on-time while running at 20kHz PWM dimming frequency is only 500ns. If the boost switching frequency is set at 500kHz, this only represents a quarter of a switching cycle per LED on-time, which may not be sufficient to ramp the inductor current to the required level.

The ISL97686 incorporates an additional PFM switching mechanism that allows the boost stage to continue to switch at low current levels in order to replace the energy lost from the output capacitor due to the OVP stack resistance and capacitor self discharge. For very short pulses, this also means that the charge delivered to the LEDs in the on-times is provided entirely by the output capacitor, kept at the correct voltage by the PFM mode in the off-times. This allows the output to always remain very close to the required level, so that when the LEDs are re-enabled, the boost output is already at the correct level. This dramatically improves LED PWM performance, providing industry leading linearity down to sub 1% levels, and reduces the overshoots in the boost inductor current, caused by transient switching when the LEDs are switched on, to a minimum.

The system will continue to maintain V<sub>OUT</sub> at the target level for 120ms after the last time the LEDs were on. If all LEDs are off for a longer period than this, the converter will stop switching and go into a sleep mode, allowing V<sub>OUT</sub> to decay, in order to save power during long backlight-off periods.

#### **Switching Frequency**

The boost switching frequency can be adjusted by the resistor on the OSC pin, which must be connected to AGND, and follows Equation  $\underline{4}$ :

$$f_{SW} = \frac{(5 \times 10^{10})}{R_{OSC}}$$
 (EQ. 4)

where  $f_{SW}$  is the desirable boost switching frequency and  $R_{OSC}$  is the setting resistor.

### **5V and 2.4V Low Dropout Regulators**

A 5V LDO regulator is used to provide the low voltage supply needed to drive internal circuits. The output of this LDO is the VDC pin. A decoupling capacitor of  $1\mu$ F or more is required between this pin and AGND for correct operation. Similarly, a 2.4V LDO regulator is present at the VLOGIC pin, and also requires a  $1\mu$ F decoupling capacitor. Both pins can be used as a coarse voltage reference, or as a supply for other circuits, but can only support a load of up to ~10mA and should not be used to power noisy circuits that can feed significant noise onto their supply.

### **Soft-Start and Boost Current Limit**

The boost current limit should be set by using a resistor from CS to PGND. The typical current limit can be calculated as:

$$I_{\text{LIMIT}} = \frac{0.17}{R_{\text{CS}}}$$
(EQ. 5)

The CS resistor should be chosen based on the maximum load that needs to be driven. Typically, a limit of  $30 \sim 40\%$  more than is required under DC conditions is sufficient to allow for necessary overshoots during load transients. Values of  $20 \sim 100 \text{m}\Omega$  are supported.



It is important that PGND pin 14 (TQFN)/18 (SOIC) is connected directly to the base of the sense resistor, with no other connection to the ground system, except via this path. This is because this pin is used as a ground reference for the CS pin. Connecting it here gives the maximum noise immunity and the best stability characteristics.

The ISL97686 uses a digital current limit based soft-start. The initial limit level is set to one ninth of the full current limit, with eight subsequent steps increasing this by a ninth of the final value every 2ms until it reaches the full limit. In the event that no LEDs have been conducting during the interval since the last step (for example if the LEDs are running at low duty cycle at low PWM frequency), the step will be delayed until the LEDs are conducting again.

If the LEDs are off for more than 120ms, making the converter go into sleep mode, soft-start will be restarted when the LEDs are re-enabled.

### **Fault Protection and Monitoring**

The ISL97686 features extensive protection functions to cover all perceivable failure conditions. The failure mode of an LED can be either open or short circuit. The behavior of an open circuit LED can additionally take the form of either infinite or very high resistance or, for some LEDs, a zener diode, which is integrated into the device, in parallel with the now opened LED.

For basic LEDs (which do not have built-in zener diodes), an open circuit LED failure will only result in the loss of one channel of LEDs, without affecting other channels. Similarly, a short circuit condition on a channel that results in that channel being turned off does not affect other channels, unless a similar fault is occurring.

Due to the lag in boost response to any load change at its output, certain transient events (such as significant step changes in LED duty cycle, or a change in LED current caused by CSEL switching) can transiently look like LED fault modes. The ISL97686 uses feedback from the LEDs to determine when it is in a stable operating region and prevents apparent faults during these transient events from allowing any of the LED strings to fault out. See Figure 20 and Table 2 for more details.

### **Short Circuit Protection (SCP)**

The short circuit detection circuit monitors the voltage on each channel and disables faulty channels which are detected to be more than the short circuit threshold, 8V above the lowest CH pin, following a timeout period.

### **Open Circuit Protection (OCP)**

When any of the LEDs become open circuit during the operation, that channel will be disabled after a timeout period, and the part will continue to drive the other channels. The ISL97686 monitors the current in each channel such that any string which reaches the intended output current is considered "good". Should the current subsequently fall below the target, the channel will be considered an "open circuit". Furthermore, should the boost output of the ISL97686 reach the OVP limit, all channels which are not "good" will be timed out. Unused CH pins should be grounded, which will disable them from start-up. This will prevent  $V_{OUT}$  having to ramp to OVP at start-up, in order to determine that they are open.

#### **Undervoltage Lock-out**

If the input voltage falls below the UVLO level of 2.8V, the device will stop switching and reset. Operation will restart, with all digital settings will be returned to their default states, once the input voltage is back in the normal operating range.

#### **Over-Temperature Protection (OTP)**

The OTP threshold is set to  $\pm 150^{\circ}$ C. When this is reached, the boost will stop switching and the output current sources will be switched off and stay off until power or EN is cycled. For the extensive fault protection conditions, please refer to Figure 20 and Table 2.

#### VIN OVP

If VIN exceeds 35V, the part will be shut down until power or EN is cycled. At this point, all digital settings will be reset to their default states.

#### Shutdown

When the EN pin is low the entire chip is shut down to give close to zero shutdown current. The digital interfaces will not be active during this time. The EN can be high before VIN.

#### COMPENSATION

The ISL97686 boost regulator uses a current mode control architecture, with an external compensation network connected to the COMP pin. The component values shown in Figure <u>19</u> should be used. The network comprises a 47pF capacitor from COMP to AGND, in parallel with a series RC of 25k $\Omega$  and 2.2nF, also from COMP to AGND.



FIGURE 19. COMPENSATION NETWORK









| CASE | FAILURE MODE                                                     | DETECTION MODE                                                                | FAILED CHANNEL ACTION                                                                                                                     | GOOD CHANNELS ACTION                                                                                                                                     | V <sub>OUT</sub><br>REGULATED BY |
|------|------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 1    | CH1 Short Circuit                                                | Over-Temperature<br>Protection limit (OTP) not<br>triggered and VCH1 < VSC    | CH1 ON and burns power                                                                                                                    | CH2 through CH4 Normal                                                                                                                                   | Highest VF of CH2<br>through CH4 |
| 2    | CH1 Short Circuit                                                | OTP not triggered but<br>VCH1 > VSC                                           | CH1 disabled after 6 PWM cycles<br>time-out.<br>(Note: Time-out can be longer than 6<br>PWM cycles in direct PWM mode)                    | If 3 channels are already shut<br>down, all channels will be shut<br>down. Otherwise CH2-4 will<br>remain as normal                                      | Highest VF of CH2<br>through CH4 |
| 3    | CH1 Open Circuit with infinite resistance                        | OTP not triggered and<br>VCH1 < VSC                                           | V <sub>OUT</sub> will ramp to OVP. CH1 will time-out<br>after 6 PWM cycles and switch off. V <sub>OUT</sub><br>will drop to normal level. | CH2 through CH4 Normal                                                                                                                                   | Highest VF of CH2<br>through CH4 |
| 4    | CH1 Open Circuit with<br>infinite resistance<br>during operation | OTP triggered and<br>VCH1 < VSC                                               | All IC shut down                                                                                                                          |                                                                                                                                                          | V <sub>OUT</sub> disabled        |
| 5    | CH1 LED Open Circuit<br>but has paralleled<br>Zener              | OTP not triggered and<br>VCH1 < VSC                                           | CH1 remains ON and has highest VF,<br>thus V <sub>OUT</sub> increases                                                                     | CH2 through CH4 ON, Q2 through Q4 burn power. CH2-4 will fault out if they reach VSC as a result of $V_{OUT}$ increase due to increase VF in CH1         | VF of CH1                        |
| 6    | CH1 LED Open Circuit<br>but has paralleled<br>Zener              | OTP not triggered but<br>VCHx > VSC                                           | CH1 remains ON and has highest VF,<br>thus V <sub>OUT</sub> increases.                                                                    | V <sub>OUT</sub> increases then CH-X<br>switches OFF. This is an unwanted<br>shut off and can be prevented by<br>setting OVP at an appropriate<br>level. | VF of CH1                        |
| 7    | Channel-to-Channel<br>∆VF too high                               | OTP triggered but<br>VCHx < VSC                                               | All channels switched off                                                                                                                 |                                                                                                                                                          | V <sub>OUT</sub> disabled        |
| 8    | Output LED string<br>voltage too high                            | V <sub>OUT</sub> reaches OVP and not<br>sufficient to regulate LED<br>current | Driven with normal current. Any chanr<br>will time-out after 6 PWM cycles.<br>(Note: Time-out can be longer than 6 F<br>mode)             | V <sub>OUT</sub> disabled                                                                                                                                |                                  |
| 9    | V <sub>OUT</sub> /SW shorted to<br>GND                           |                                                                               | SW will not switch if started up in this during operation will also cause the co                                                          |                                                                                                                                                          |                                  |

#### TABLE 2. PROTECTIONS TABLE

## **Component Selections**

According to the inductor Voltage-Second Balance principle, the change of inductor current during the power MOSFET switching on-time is equal to the change of inductor current during the power MOSFET switching off-time under steady state operation. The voltage across an inductor is shown in Equation  $\underline{6}$ :

$$V_{L} = L \times \Delta I_{L} / \Delta t$$
 (EQ. 6)

and  $\Delta I_L @ t_{ON} = \Delta I_L @ t_{OFF}$ , therefore:

$$(V_{I}-0)/L \times D \times t_{Sw}^{=} (V_{O}-V_{D}-V_{I})/L \times (1-D) \times t_{Sw}^{-}$$
 (EQ. 7)

where D is the switching duty cycle defined by the turn-on time over the switching period. V<sub>D</sub> is a Schottky diode forward voltage, which can be neglected for approximation. t<sub>sw</sub> is the switching period where t<sub>sw</sub> =  $1/f_{sw}$ , and the f<sub>sw</sub> is the switching frequency of the boost converter.

Rearranging the terms without accounting for  $V_D$  gives the boost ratio and duty cycle respectively as Equations <u>8</u> and <u>9</u>:

$$V_{\rm O}/V_{\rm I} = 1/(1-{\rm D})$$
 (EQ. 8)

$$D = (V_{O} - V_{I}) / V_{O}$$
 (EQ. 9)

#### **Input Capacitor**

Switching regulators require input capacitors to deliver peak charging current and to reduce the impedance of the input supply. This reduces interaction between the regulator and input supply, thereby improving system stability. The high switching frequency of the loop causes almost all ripple current to flow in the input capacitor, which must be rated accordingly.

A capacitor with low internal series resistance should be chosen to minimize heating effects and improve system efficiency, such as X5R or X7R ceramic capacitors, which offer small size and a lower value of temperature and voltage coefficient compared to other ceramic capacitors.

During the normal continuous conduction mode of the boost converter, its input current flows continuously into the inductor; AC ripple component is only proportional to the rate of the inductor charging, thus, smaller value input capacitors may be used. It is recommended that an input capacitor of at least  $10\mu$ F be used. Ensure the voltage rating of the input capacitor is suitable to handle the full supply range.



#### Inductor

The selection of the inductor should be based on its maximum current ( $I_{SAT}$ ) characteristics, power dissipation, EMI susceptibility (shielded vs unshielded), and size. Inductor type and value influence many key parameters, including the inductor ripple current, current limit, efficiency, transient performance and stability.

The inductor's maximum current capability must be large enough to handle the peak current at the worst case condition. If an inductor core is chosen with a lower current rating, saturation in the core will cause the effective inductor value to fall, leading to an increase in peak to average current level, poor efficiency and overheating in the core. The series resistance, DCR, within the inductor causes conduction loss and heat dissipation. A shielded inductor is usually more suitable for EMI susceptible applications, such as LED backlighting.

The peak current can be derived from the voltage across the inductor during the off period, as expressed in Equation 10:

$$\begin{split} \text{IL}_{\text{peak}} = & (\text{V}_{\text{O}} \times \text{I}_{\text{O}}) / (85\% \times \text{V}_{\text{I}}) + 1 / 2[\text{V}_{\text{I}} \times (\text{V}_{\text{O}} - \text{V}_{\text{I}}) / (\text{L} \times \text{V}_{\text{O}} \times \text{f}_{\text{SW}})] \\ (\text{EQ. 10}) \end{split}$$

The choice of 85% is just an average term for the efficiency approximation. The first term is the average current, which is inversely proportional to the input voltage. The second term is the inductor current change, which is inversely proportional to L and  $f_{SW}$ . As a result, for a given switching frequency, minimum input voltage must be used to calculate the input/inductor current as shown in Equation <u>10</u>. For a given inductor size, the larger the inductance value, the higher the series resistance because of the extra number of turns required, thus, higher conductive losses. The ISL97686 current limit should be less than the inductor saturation current.

#### **Output Capacitors**

The output capacitor acts to smooth the output voltage and supplies load current directly during the conduction phase of the power switch. Output ripple voltage consists of the discharge of the output capacitor during the FET turn-on period and the voltage drop due to load current flowing through the ESR of the output capacitor. The ripple voltage is shown in Equation <u>11</u>:

$$\Delta V_{CO} = (I_O / C_O \times D / f_{Sw}) + (I_O \times ESR)$$
(EQ. 11)

where  $I_0$  represents the output current,  $C_0$  is the output capacitance, D is the duty ratio as described in Equation 9. ESR is the equivalent series resistance of the output capacitance and  $f_{sw}$  is the switching frequency of the converter. Equation 11 shows the importance of using a low ESR output capacitor for minimizing output ripple.

As shown in Equation <u>11</u>, the output ripple voltage,  $\Delta V_{Co}$ , can be reduced by increasing the output capacitance,  $C_0$  or the switching frequency,  $f_{SW}$ , or using output capacitors with small ESR. In general, ceramic capacitors are the best choice for output capacitors in small to medium sized LCD backlight applications due to their cost, form factor, and low ESR.

The choice of X7R over Y5V ceramic capacitors is highly recommended because the X7R type capacitor is less sensitive

to capacitance change overvoltage. Y5V's absolute capacitance can be reduced to 10%~20% of its rated capacitance at the maximum voltage. In any case, Y5V type ceramic capacitors should be avoided.

A larger output capacitor will also ease the driver response during PWM dimming off period due to the longer sample and hold effect of the output drooping. The driver does not need to boost as much on the next on period, which minimizes transient current. The output capacitor also plays an important role for system compensation.

#### **Channel Capacitor**

It is recommended to use at least 1nF capacitors from CH pins to  $V_{OUT}$ . Larger capacitors will reduce LED current ripple at boost frequency, but will degrade transient performance at high PWM frequencies. The best value is dependant on PCB layout. Up to 4.7nF is sufficient for most configurations.

#### **Schottky Diode**

A high speed rectifier diode is necessary to prevent excessive voltage overshoot, especially in the boost configuration. Low forward voltage and reverse leakage current will minimize losses, making Schottky diodes the preferred choice. Although the Schottky diode turns on only during the boost switch off period, it carries the same peak current as the inductor, therefore, a suitable current rated Schottky diode must be used.

#### **High Current Applications**

Each channel of the ISL97686 can support up to 160mA. For applications that need higher current, multiple channels can be grouped to achieve the desirable current. For example, in Figure 21, the cathodes of the last LEDs can be connected to CH1/CH2 and CH3/CH4, this configuration can be treated as a single string with up to 350mA current driving capability.



FIGURE 21. GROUPING MULTIPLE CHANNELS FOR HIGH CURRENT APPLICATIONS



## **PCB Layout Considerations**

### **Two Layers PCB Layout with TQFN Package**

Great care is needed in designing a PC board for stable ISL97686 operation. As shown in the typical application diagram (Figure 1, page 1), the separation of PGND and AGND of each ISL97686 is essential, keeping the AGND referenced only local to the chip. This minimizes switching noise injection to the feedback sensing and analog areas, as well as eliminating DC errors form high current flow in resistive PC board traces. PGND and AGND should be on the top and bottom layers respectively in the two layer PCB. A star ground connection should be formed by connecting the LED ground return and AGND pins to the thermal pad with 9-12 vias. The ground connection should be into this ground net, on the top plane. The bottom plane then forms a quiet analog ground area, that both shields components on the top plane, as well as providing easy access to all sensitive components. For example, the ground side of the ISET1/2 resistors can be dropped to the bottom plane, providing a very low impedance path back to the AGND pin, which does not have any circulating high currents to interfere with it. The bottom plane can also be used as a thermal ground, so the AGND area should be sized sufficiently large to dissipate the required power. For multi-layer boards, the AGND plane can be the second layer. This provides easy access to the AGND net, but allows a larger thermal ground and main ground supply to come up through the thermal vias from a lower plane.

This type of layout is particularly important for this type of product, as the ISL97686 has a high power boost, resulting in high current flow in the main loop's traces. Careful attention should be focussed on the below layout details:

- 1. Boost input capacitors, output capacitors, inductor and Schottky diode should be placed together in a nice tight layout. Keeping the grounds of the input, output, ISL97686 and the current sense resistor connected with a low impedance and wide metal is very important to keep these nodes closely coupled.
- 2. Figure 23 shows important traces of current sensor (RS) and OVP resistors (RU, RL). The current sensor track line should be short, so that it remains as close as possible to the Current Sense (CS) pin. Additionally, the CS pin is referenced from the adjacent PGND pin. It is extremely important that this PGND pin is placed with a good reference to the bottom of the sense resistor. In Figure 22 you can see that this ground pin is not connected to the thermal pad, but instead used to effectively sense the voltage at the bottom of the current, so it must still have a wide connection and a good connection back from the sense resistor to the star ground. Also, the RC filter on CS should be placed referenced to this PGND pin and be close to the chip.
- 3. If possible, try to maintain central ground node on the board and use the input capacitors to avoid excessive input ripple for high output current supplies. The filtering capacitors should be placed close by the VIN pin.
- 4. For optimum load regulation and true  $V_{OUT}$  sensing, the OVP resistors should be connected independently to the top of the output capacitors and away from the higher dv/dt traces. The

OVP connection then needs to be as short as possible to the pin. The AGND connection of the lower OVP components is critical for good regulation. At 70V output, a 100mV change at  $V_{OUT}$  translates to a 1.7mV change at OVP, so a small ground error due to high current flow, if referenced to PGND, can be disastrous.

- The bypass capacitors connected to VDC and VLOGIC need to be as close to the pin as possible, and again should be referenced to AGND. This is also true for the COMP network and the rest of the analog components (on ISEDT1/2, FPWM, etc.).
- 6. The heat of the chip is mainly dissipated through the exposed thermal pad so maximizing the copper area around it is a good idea. A solid ground is always helpful for the thermal and EMI performance.
- 7. The inductor and input and output capacitors should be mounted as tight as possible, to reduce the audible noise and inductive ringing.

### **General Power PAD Design Considerations**

Figure 22 shows an example of how to use vias to remove heat from the IC. We recommend you fill the thermal pad area with vias. A typical via array would be to fill the thermal pad foot print with vias spaced such that the centre to centre spacing is three times the radius of the via. Keep the vias small, but not so small that their inside diameter prevents solder wicking through the holes during reflow.



FIGURE 22. ISL97686 TQFN PCB VIA PATTERN

### **One Layer PCB Layout with SOIC Package**

The general rules of two layer PCB layout can be applied to the one layer PCB layout of the SOIC package, although this layout is much more challenging and very easy to get wrong. The noisy PGND of the switching FET area and quiet AGND must be placed on the same plane as shown in Figure 24, therefore, great care must be taken to maintain stable and clean operation, due to increased risk of noise injection to the quiet area.

- 1. The GND plane should be extended as far as possible as space allows to spread out heat dissipation.
- 2. All ground pads for input caps, current sensor, output caps should be close to the PGND pin adjacent to the CS pin of ISL97686 with wide metal connection shown in Figure 23. This guarantees a low differential voltage between these critical points.
- 3. The connection point between AGND pin 14 and PGND pin 18 should be "Narrow" neck, effectively making a star ground at the AGND pin.



- 4. The relatively quiet AGND area, to the right of the neck needs to be traced out carefully in unbroken metal, via the shortest possible path to the ground side of the components connected to OVP, COMP, ISET, ACTL, PWM\_SET/PLL, and ACTL. This is also true for the filtering caps on PWMI and STV. These are needed to reject noise and cause decoding errors in some conditions.
- 5. The current sensing line is shielded by a metal trace, coming from its source, to prevent pickup from the GD pin beside it.
- 6. The filtering cap of the current sensing line should be placed close to the CS pin rather than in the area of current sense resistor, as it needs to couple this pin to the adjacent PGND pin.
- 7. The noisy switching FET should be kept far away from the quiet pin area.
- 8. The area on the switching node should be determined by the dissipation requirements of the boost power FET.



FIGURE 23. EXAMPLE OF TWO LAYER PCB LAYOUT







FIGURE 24. EXAMPLE OF ONE LAYER PCB LAYOUT









## **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE               | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                     |
|--------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 19, 2017 | FN7953.1 | Added VHEADROOM_RANGE spec to the Electrical Specifications table.<br>Added Note 12.<br>In "Current Matching and Current Accuracy" on page 9, updated the second sentence in the second paragraph for<br>clarification.<br>Applied new header/footer.<br>Updated POD to revision 1. Change since the last revision:<br>-Added land pattern |
| April 23, 2012     | FN7953.0 | Initial release                                                                                                                                                                                                                                                                                                                            |

## **About Intersil**

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing, and high-end consumer markets. For the most updated datasheet, application notes, related documentation, and related parts, see the respective product information page found at <u>www.intersil.com</u>.

For a listing of definitions and abbreviations of common terms used in our documents, visit www.intersil.com/glossary.

You can report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.

Reliability reports are also available from our website at www.intersil.com/support.

© Copyright Intersil Americas LLC 2012-2017. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="http://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com



## Package Outline Drawing

#### L28.5x5B

28 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 1, 10/07







0.75±0.05 BASE PLANE BASE PLANE SIDE VIEW



NOTES:

- 1. Dimensions are in millimeters. Dimensions in () for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.

#### FN7953 Rev.1.00 Sep 19, 2017



#### For the most recent package outline drawing, see <u>L28.5x5B</u>.

### Small Outline Plastic Packages (SOIC)



For the most recent package outline drawing, see M28.3.

#### M28.3 (JEDEC MS-013-AE ISSUE C) 28 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE

|        | INC            | HES            | MILLIN         |                |       |
|--------|----------------|----------------|----------------|----------------|-------|
| SYMBOL | MIN            | MAX            | MIN            | MAX            | NOTES |
| А      | 0.0926         | 0.1043         | 2.35           | 2.65           | -     |
| A1     | 0.0040         | 0.0118         | 0.10           | 0.30           | -     |
| В      | 0.013          | 0.0200         | 0.33           | 0.51           | 9     |
| С      | 0.0091         | 0.0125         | 0.23           | 0.32           | -     |
| D      | 0.6969         | 0.7125         | 17.70          | 18.10          | 3     |
| E      | 0.2914         | 0.2992         | 7.40           | 7.60           | 4     |
| е      | 0.05 BSC       |                | 1.27 BSC       |                | -     |
| Н      | 0.394          | 0.419          | 10.00          | 10.65          | -     |
| h      | 0.01           | 0.029          | 0.25           | 0.75           | 5     |
| L      | L 0.016        |                | 0.40           | 1.27           | 6     |
| Ν      | N 28           |                | 2              | 28             | 7     |
| α      | 0 <sup>0</sup> | 8 <sup>0</sup> | 0 <sup>0</sup> | 8 <sup>0</sup> | -     |

Rev. 1, 1/13

#### NOTES:

- 1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- 9. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch)
- 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.



(0.51mm TYP)

(1.27mm TYP)

