# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# R8C/25 Group Timer RA in Event Counter Mode

#### 1. Abstract

This document describes how to set up and use the timer RA in event counter mode on the R8C/25 Group device.

#### 2. Introduction

The application example described in this document is applied to the following:

#### • MCU: R8C/25 Group

This program can be used with other R8C/Tiny Series which have the same SFR (special function register) as the R8C/25 Group. Check the manual for any additions and modifications to functions. Careful evaluation is recommended before using this application note.



### 3. Applications

#### 3.1 Timer RA

Timer RA is an 8-bit timer with an 8-bit prescaler.

The prescaler and timer each consist of a reload register and counter. The reload register and counter are allocated at the same address, and can be accessed when accessing registers TRAPRE and TRA. Figure 3.1 shows a Block Diagram of Timer RA.

Time RA has the following five modes:

- Timer mode:
- Pulse output mode:

The timer counts the internal count source.

The timer counts the internal count source and outputs pulses of which polarity inverted by underflow of the timer.

- Event counter mode:
- The timer counts external pulses. The timer measures the pulse width of an external pulse.
- Pulse width measurement mode:Pulse period measurement mode:
- The timer measures the pulse wind of an external pulse.







#### 3.2 Event Counter Mode

In this mode, external signal inputs to the INTI/TRAIO pin are counted (refer to Table 3.1). Figure 3.2 shows Registers TRACR and TRAIOC in Event Counter Mode, and Figure 3.3 shows Registers TRAMR, TRAPRE, and TRA in Event Counter Mode.

(Refer to the R8C/25 Group Hardware Manual for detail about each register.)

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Count source                        | External signal which is input to TRAIO pin (active edge selectable by a program)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| Count operations                    | <ul> <li>Decrement</li> <li>When the timer underflows, the contents of the reload register are reloaded and<br/>the count is continued.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| Divide ratio                        | 1/(n+1)(m+1)<br>n: setting value of TRAPRE register, m: setting value of TRA register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| Count start condition               | 1 (count starts) is written to the TSTART bit in the TRACR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Count stop conditions               | <ul> <li>0 (count stops) is written to the TSTART bit in the TRACR register.</li> <li>1 (count forcibly stops) is written to the TSTOP bit in the TRACR register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| Interrupt request generation timing | When timer RA underflows [timer RA interrupt].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| INT1/TRAIO pin function             | Count source input (INT1 interrupt input)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| TRAO pin function                   | Programmable I/O port or pulse output <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Read from timer                     | The count value can be read by reading registers TRA and TRAPRE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| Write to timer                      | <ul> <li>When registers TRAPRE and TRA are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRAPRE and TRA are written during the count, values are written to the reload register at the next count source input timing and are transferred to the counter at the second count source input timing. The count restarts at the third count source input timing.</li> </ul>                                                                                                                                                                                                                                  |  |  |  |
| Select functions                    | <ul> <li>INT1/TRAIO input polarity switch function<br/>The TEDGSEL bit in the TRAIOC register selects the active edge of the count<br/>source.</li> <li>Count source input pin select function<br/>The TIOSEL bit in the TRAIOC register selects INT1/TRAIO (P1_7) or INT1/<br/>TRAIO (P1_5) as an INT1/TRAIO pin.</li> <li>Pulse output function<br/>Pulses of inverted polarity can be output from the TRAO pin each time the timer<br/>underflows (selectable by the TOENA bit in the TRAIOC register).</li> <li>Digital filter function<br/>Bits TIPF0 and TIPF1 in the TRAIOC register enable or disable the digital filter<br/>and select the sampling frequency.</li> </ul> |  |  |  |

NOTE:

1. The level of the output pulse becomes the level when the pulse output starts when the TRAMR register is written to.



| XXO      | 0       | 1 1 1    | Symbol                                                                | Address                                                                                                                                                         | After Reset                                                                                                                                                                                      |                            |
|----------|---------|----------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
|          |         |          | TRACR<br>Bit Symbol                                                   | 0100h<br>Bit Name                                                                                                                                               | 00h<br>Function                                                                                                                                                                                  | RV                         |
|          |         |          |                                                                       | Timer RA count start bit (1)                                                                                                                                    | 1: Count starts                                                                                                                                                                                  |                            |
|          |         | ╎╎└      | TSTART                                                                |                                                                                                                                                                 |                                                                                                                                                                                                  | RV                         |
|          |         |          | TCSTF                                                                 | Timer RA count status flag                                                                                                                                      | 1: During count                                                                                                                                                                                  | R                          |
|          |         |          | TSTOP                                                                 | bit <sup>(2)</sup>                                                                                                                                              | When this bit is set to 1, the count is forcibly stopped. When read, its content is 0.                                                                                                           | RV                         |
|          |         |          | (b3)                                                                  | Nothing is assigned. If neces When read, the content is 0.                                                                                                      | sary, set to 0.                                                                                                                                                                                  | -                          |
|          |         |          | TEDGF                                                                 | Active edge judgment<br>flag                                                                                                                                    | Set to 0 in event counter mode.                                                                                                                                                                  | RV                         |
|          |         |          | TUNDF                                                                 | Timer RA underflow flag                                                                                                                                         | Set to 0 in event counter mode.                                                                                                                                                                  | RV                         |
|          |         |          | <br>(b7-b6)                                                           | Nothing is assigned. If neces When read, the content is 0.                                                                                                      | sary, set to 0.                                                                                                                                                                                  | <b>—</b>                   |
|          |         |          | rol Register                                                          |                                                                                                                                                                 |                                                                                                                                                                                                  |                            |
| b7 b6 b5 | b4 b3 l |          | Symbol                                                                | Address                                                                                                                                                         | After Reset                                                                                                                                                                                      |                            |
| b7 b6 b5 | b4 b3 l | b2 b1 b0 | Symbol<br>TRA IOC                                                     | 0101h                                                                                                                                                           | 00h                                                                                                                                                                                              |                            |
| b7 b6 b5 | b4 b3 l | b2 b1 b0 | Symbol                                                                | 0101h<br>Bit Name                                                                                                                                               | 00h<br>Function                                                                                                                                                                                  | RV                         |
| b7 b6 b5 | b4 b3 l | b2 b1 b0 | Symbol<br>TRA IOC                                                     | 0101h                                                                                                                                                           | 00h                                                                                                                                                                                              |                            |
| b7 b6 b5 | b4 b3 l | b2 b1 b0 | Symbol<br>TRAIOC<br>Bit Symbol                                        | 0101h<br>Bit Name                                                                                                                                               | 00h<br>Function<br>0: Starts counting at rising edge of the TRAIO                                                                                                                                | RV                         |
| b7 b6 b5 | b4 b3 l | b2 b1 b0 | Symbol<br>TRAIOC<br>Bit Symbol<br>TEDGSEL                             | 0101h<br>Bit Name<br>TRAIO polarity switch bit                                                                                                                  | 00h<br>Function<br>0: Starts counting at rising edge of the TRAIO<br>input or TRAIO starts output at low                                                                                         | RV                         |
| b7 b6 b5 | b4 b3 l | b2 b1 b0 | Symbol<br>TRAIOC<br>Bit Symbol<br>TEDGSEL                             | 0101h<br>Bit Name<br>TRAIO polarity switch bit<br>TRAIO output control bit<br>TRAO output enable bit<br>INT1/TRAIO select bit                                   | 00h<br>Function<br>0: Starts counting at rising edge of the TRAIO<br>input or TRAIO starts output at low<br>Set to 0 in event counter mode.                                                      | RV<br>RV<br>RV             |
| b7 b6 b5 | b4 b3 l | b2 b1 b0 | Symbol<br>TRAIOC<br>Bit Symbol<br>TEDGSEL<br>TOPCR<br>TOENA           | 0101h<br>Bit Name<br>TRAIO polarity switch bit<br>TRAIO output control bit<br>TRAO output enable bit                                                            | 00h<br>Function<br>0: Starts counting at rising edge of the TRAIO<br>input or TRAIO starts output at low<br>Set to 0 in event counter mode.<br>0: Port P3_0                                      | RV<br>RV<br>RV<br>RV<br>RV |
| b7 b6 b5 | b4 b3 l | b2 b1 b0 | Symbol<br>TRAIOC<br>Bit Symbol<br>TEDGSEL<br>TOPCR<br>TOENA<br>TIOSEL | 0101h<br>Bit Name<br>TRAIO polarity switch bit<br>TRAIO output control bit<br>TRAO output enable bit<br>INT1/TRAIO select bit<br>TRAIO input filter select bits | 00h<br>Function<br>0: Starts counting at rising edge of the TRAIO<br>input or TRAIO starts output at low<br>Set to 0 in event counter mode.<br>0: Port P3_0<br>0: INT1/TRAIO pin (P1_7)<br>b5 b4 | RV<br>RV<br>RV             |



| Timer RA Mode Re         | gister                          |                                                                                            |                                                   |                                   |          |
|--------------------------|---------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------|----------|
| b7 b6 b5 b4 b3 b2 b1 b0  |                                 |                                                                                            |                                                   |                                   |          |
| 0010010                  | Symbol                          | Address                                                                                    | After Re                                          |                                   |          |
|                          | TRAMR                           | 0102h                                                                                      | 00h                                               |                                   | <u> </u> |
|                          | Bit Symbol                      | Bit Name                                                                                   | Functi                                            | on                                | RW       |
|                          | TMOD0                           | Timer RA operating mode select bits <sup>(1)</sup>                                         | <sup>b2 b1 b0</sup><br>0 1 0 : Event counter mode |                                   | RW       |
|                          | TMOD1                           |                                                                                            |                                                   |                                   | RW       |
|                          | TMOD2                           |                                                                                            |                                                   |                                   | RW       |
|                          | —<br>(b3)                       | Nothing is assigned. If necessary, set to 0.<br>When read, the content is 0.               |                                                   |                                   | —        |
|                          | TCK0                            | Timer RA count source select bits <sup>(2)</sup>                                           | b6 b5 b4<br>0 1 0: fOCO                           |                                   | RW       |
|                          | TCK1                            |                                                                                            |                                                   |                                   | RW       |
|                          | TCK2                            | -                                                                                          |                                                   |                                   | RW       |
|                          | ТСКСИТ                          | Timer RA count source cutoff bit <sup>(2)</sup>                                            | 0: Provides a count source                        |                                   | RW       |
| 2. Do not switch/        | cut-off the co<br>count w hen s | v hile the count stops.<br>ount source w hile counting.<br>sw itching/cutting-off the cour | it source.                                        |                                   |          |
| 20-1                     | Svr                             | nbol                                                                                       | Address                                           | After Reset                       |          |
|                          |                                 | PRE                                                                                        | 0103h                                             | FFh <sup>(1)</sup>                |          |
|                          |                                 | Function                                                                                   |                                                   | Setting Range                     | RW       |
|                          | Counts an e                     | xternal count source                                                                       |                                                   | 00h to FFh                        | RW       |
| NOTE:<br>1. When the TST | OP bit in the T                 | RACR register is set to 1, the                                                             | TRAPRE register is set to FF                      | h.                                |          |
| Timer RA Register        |                                 |                                                                                            |                                                   |                                   |          |
| b7 b0                    |                                 |                                                                                            |                                                   |                                   |          |
| 5-1                      | -                               | nbol                                                                                       | Address<br>0104h                                  | After Reset<br>FFh <sup>(1)</sup> |          |
|                          | 11                              | RA<br>Function                                                                             | 010411                                            |                                   |          |
|                          | Counts on u                     | nderflow of timer RA prescal                                                               | er register                                       | Setting Range<br>00h to FFh       | RW<br>RW |
| NOTE:<br>1. When the TST | LOP bit in the T                | RACR register is set to 1, the                                                             | TRA register is set to FFh.                       |                                   | 11       |
|                          |                                 |                                                                                            |                                                   |                                   |          |







2. Rew rite the interrupt control registerit when the interrupt request which is applicable for the register is not generated. Refer to **12.6.6 Changing Interrupt Control Register Contents** in the R8C/25 Group Hardware Manual.

Figure 3.4 Registers TRAIC in Event Counter Mode (Using Interrupt)



#### 3.3 Notes on Timer RA

- Timer RA stops counting after a reset. Set the values in the timer RA and timer RA prescalers before the count starts.
- Even if the prescaler and timer RA are read out in 16-bit units, these registers are read 1 byte at a time by the MCU. Consequently, the timer value may be updated during the period when these two registers are being read.
- In pulse period measurement mode, bits TEDGF and TUNDF in the TRACR register can be set to 0 by writing 0 to these bits by a program. However, these bits remain unchanged if 1 is written. When using the READ-MODIFY-WRITE instruction for the TRACR register, the TEDGF or TUNDF bit may be set to 0 although these bits are set to 1 while the instruction is being executed. In this case, write 1 to the TEDGF or TUNDF bit which is not supposed to be set to 0 with the MOV instruction.
- When changing to pulse period measurement mode from another mode, the contents of bits TEDGF and TUNDF are undefined. Write 0 to bits TEDGF and TUNDF before the count starts.
- The TEDGF bit may be set to 1 by the first timer RA prescaler underflow generated after the count starts.
- When using the pulse period measurement mode, leave two or more periods of the timer RA prescaler immediately after the count starts, then set the TEDGF bit to 0.
- The TCSTF bit retains 0 (count stops) for 0 to 1 cycle of the count source after setting the TSTART bit to 1 (count starts) while the count is stopped.

During this time, do not access registers associated with timer  $RA^{(1)}$  other than the TCSTF bit. Timer RA starts counting at the first valid edge of the count source after The TCSTF bit is set to 1 (during count). The TCSTF bit remains 1 for 0 to 1 cycle of the count source after setting the TSTART bit to 0 (count stops) while the count is in progress.

During this time, do not access registers associated with timer  $RA^{(1)}$  other than the TCSTF bit. Timer RA counting is stopped when the TCSTF bit is set to 0.

NOTE:

1. Registers associated with timer RA: TRACR, TRAIOC, TRAMR, TRAPRE, and TRA.



#### 4. Program Overview

When the count start bit is set to 1, external signals input to the TRAIO pin are counted. This program uses the following functions:

- Select the INT1/TRAIO pin (P1\_7).
- Count at the rising edge of the TRAIO input.
- Disable the TRAIO input filter.
- After counting 100, underflow.

```
100 = (TRAPRE register setting value + 1) × (TRA register setting value + 1)
= (19 + 1) \times (4 + 1)
```

• TRAO pin function: set the programable I/O port (the TRAIO output is not invert output).

Figure 4.1 shows the Pins Used.





### 4.1 Function Table

| Declaration   | void timer_ra_ini   | void timer_ra_init(void)                             |         |  |
|---------------|---------------------|------------------------------------------------------|---------|--|
| Overview      | SFR initial setting | SFR initial setting associated with timer RA         |         |  |
| Argument      | Argument name       |                                                      | Meaning |  |
|               | None                |                                                      |         |  |
| Variable used | Variable name       |                                                      | Usage   |  |
| (global)      | None                |                                                      |         |  |
| Return value  | Туре                | Value                                                | Meaning |  |
|               | None                |                                                      |         |  |
| Function      | Initialize the SFR  | Initialize the SFR registers associated with time RA |         |  |

| Declaration   | void TRA_int(vo  | void TRA_int(void)                          |         |  |
|---------------|------------------|---------------------------------------------|---------|--|
| Overview      | Timer RA interru | Timer RA interrupt                          |         |  |
| Argument      | Argument name    |                                             | Meaning |  |
|               | None             |                                             |         |  |
| Variable used | Variable name    |                                             | Usage   |  |
| (global)      | None             |                                             |         |  |
| Return value  | Туре             | Value                                       | Meaning |  |
|               | None             |                                             |         |  |
| Function      | Perform event c  | Perform event counter interrupt of timer RA |         |  |



# 4.2 Flow Chart

# 4.2.1 Main Functions

| (main()                                                            |                                                             |        |
|--------------------------------------------------------------------|-------------------------------------------------------------|--------|
| asm("FCLR I")                                                      | Interrupt disabled                                          |        |
| prc0 ← 1                                                           | System control register protect<br>cancelled                | (PRCR) |
| cm14 ← 0                                                           | Low-speed on-chip oscillator on                             | (CM1)  |
|                                                                    | High-speed on-chip oscillator clock:<br>divide-by-5 mode    |        |
| fra00 ← 1                                                          | High-speed on-chip oscillator on                            | (FRAø) |
| Repeat<br>(i <= 255)                                               | Wait until oscillation stabilizes                           |        |
| ∫                                                                  | Select high-speed on-chip oscillator                        | (FRAø) |
| <u>cm16 ← 0</u>                                                    | Main clock frequency: no divide                             | (CM1)  |
|                                                                    |                                                             |        |
| cm06 ← 0                                                           | CM16 and CM17 enabled                                       | (CMø)  |
| prc0 ← 0                                                           | System control register protect                             | (PRCR) |
| Timer RA SFR initial setting<br>timer_ra_init()                    | Initialize timer RA SFR setting (Set to event counter mode) |        |
| asm("FSET I")                                                      | Interrupt enabled                                           |        |
| timer_ra_count >= 4 ? No                                           | Does the count underflow four times                         | ?      |
| Yes<br>mesurement_value[0] ←<br>(unsigned char)(timer_ra_count>>8) | Underflow counter upper value read                          |        |
| mesurement_value[1] ←<br>(unsigned char)(timer_ra_count )          | Underflow counter lower value read                          |        |
|                                                                    | Prescaler value read                                        |        |
| mesurement_value[3] ← tra                                          | Timer value read                                            |        |
| timer_ra_count ← 0                                                 | Underflow counter cleared                                   |        |



#### 4.2.2 Timer RA SFR Initial Setting





# 4.2.3 Timer RA Interrupt



Underflow count up + 1



#### 5. Sample Programming Code

Download a sample program from the Renesas Technology website. To download, click "Application Notes" in the left-hand side menu on the top page of the R8C/Tiny Series.

#### 6. Reference Document

Hardware Manual R8C/25 Group Hardware Manual (Download the latest version from the Renesas Technology website.)

Technical News/Technical Update (Download the latest information from the Renesas Technology website.)



#### Website and Support

Renesas Technology website http://www.renesas.com/

Inquiries http://www.renesas.com/inquiry csc@renesas.com

**REVISION HISTORY** 

R8C/25 Group Timer RA in Event Counter Mode

| Rev. | Date         | Description  |                                                                           |  |
|------|--------------|--------------|---------------------------------------------------------------------------|--|
|      |              | Page Summary |                                                                           |  |
| 1.00 | Sep 15, 2006 | -            | First Edition issued                                                      |  |
| 2.00 | Nov 10, 2008 | 2            | Figure 3.1 TSTART $\rightarrow$ TCSTF                                     |  |
|      |              | 3            | Table 3.1 Event Counter Mode Specifications revised                       |  |
|      |              | 4            | Figure 3.2 Registers TRACR and TRAIOC in Event Counter Mode revised       |  |
|      |              | 5            | Figure 3.3 Registers TRAMR, TRAPRE, and TRA in Event Counter Mode revised |  |
|      |              | 6            | Figure 3.4 Registers TRAIC in Event Counter Mode (Using Interrupt) added  |  |
|      |              | 7            | 3.3 Notes on Timer RA revised                                             |  |
|      |              | 8            | 4.1 Function table of timer RA interrupt added                            |  |
|      |              | 9            | 4.2.1 Main Functions flowchart revised                                    |  |
|      |              | 10           | 4.2.2 Timer RA SFR Initial Setting flowchart revised                      |  |
|      |              | 11           | 4.2.3 Timer RA Interrupt flowchart added                                  |  |
|      |              | -            | 3.3 Timer Write Control during Count Operation (p6 in Rev.1.00) deleted   |  |
|      |              | -            | Sample program revised                                                    |  |

All trademarks and registered trademarks are the property of their respective owners.



#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com )
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved. Printed in Japan.