

Migration Guide from R8C to RL78: Timer RA to Timer RJ

# Introduction

This document describes how to migrate from timer RA in R8C/36M Group to timer RJ in RL78/G14 (This document is described in 64-pin package as an example).

# **Target Device**

RL78/G14, R8C/36M Group

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

R01AN4216EC0101

Rev.1.01

Oct. 22, 2018



| Contents                                                                                        |             |
|-------------------------------------------------------------------------------------------------|-------------|
| 1. Migration Method from R8C Family to RL78 Family                                              | 5           |
| 2. Differences between RL78/G14 and R8C/36M Group                                               | 6           |
| 2.1 Differences in Function Overview                                                            | 6           |
| 2.2 Differences in Timer mode                                                                   | 7           |
| 2.3 Differences in Pulse Output Mode                                                            | 8           |
| 2.4 Differences in Event Counter Mode                                                           | 9           |
| 2.5 Differences in Pulse Width Measurement Mode                                                 | 10          |
| 2.6 Differences in Pulse Period Measurement Mode                                                | 11          |
| 2.7 Assigned I/O Pins                                                                           | 12          |
| 2.8 Register Compatibility                                                                      | 13          |
| 2.8.1 Differences between I/O Control Registers                                                 | 14          |
| 2.8.2 Differences between Mode Registers                                                        | 14          |
| 2.8.3 Differences between Timer RA and Timer RJ Counter Registers                               | 14          |
| 2.8.4 Differences between the Timer RA Pin Select Register and Timer RJ Event Pin S<br>Register | elect<br>15 |
| 3. Major Differences between Notes on Timers                                                    | 16          |
| 3.1 Controlling Timer Count Start and Stop                                                      | 16          |
| 3.2 Setting When Not Using Timer RJ                                                             | 16          |
| 3.3 Notes When Using the Digital Filter                                                         | 16          |
| 3.4 Notes On Specifying $f_{IL}$ as the Count Source                                            | 16          |
| 4. How to Migrate Timer RA in this Sample Code                                                  | 17          |
| 5. Example of Migration from Timer Mode                                                         | 18          |
| 5.1 Specifications                                                                              | 18          |
| 5.2 Operation Check Conditions                                                                  | 19          |
| 5.3 Description of Hardware                                                                     | 19          |
| 5.3.1 Hardware Configuration Example                                                            | 19          |
| 5.3.2 List of Pins to be Used                                                                   | 20          |
| 5.4 Description of Software                                                                     | 20          |
| 5.4.1 Operation Outline                                                                         | 20          |
| 5.4.2 List of Option Byte Setting                                                               | 22          |
| 5.4.3 List of Functions                                                                         | 22          |
| 5.4.4 Function Specification                                                                    | 22          |
| 5.4.5 Flow Chart                                                                                | 24          |
| 6. Example of Migration from Pulse Output Mode                                                  | 37          |
| 6.1 Specifications                                                                              | 37          |
| 6.2 Operation Check Conditions                                                                  | 38          |
| 6.3 Description of Hardware                                                                     | 38          |

| RL78/G14, R8C/36M Group       | Migration Guide from R8C to RL78: Timer RA to Timer RJ |
|-------------------------------|--------------------------------------------------------|
| 6.3.1 Hardware Configuration  | n Example                                              |
| 6.3.2 List of Pins to be Used | l                                                      |
| 6.4 Description of Software   |                                                        |
| 6.4.1 Operation Outline       |                                                        |
| 6.4.2 List of Option Byte Set | ting 41                                                |
| 6.4.3 List of Functions       |                                                        |
| 6.4.4 Function Specification  |                                                        |
| 6.4.5 Flow Chart              |                                                        |
| 7. Example of Migration from  | n Event Counter Mode54                                 |
| 7.1 Specifications            |                                                        |
| 7.2 Operation Check Conditio  | ns55                                                   |
| 7.3 Description of Hardware   |                                                        |
| 7.3.1 Hardware Configuration  | on Example                                             |
| 7.3.2 List of Pins to be Used | ۶6 ا                                                   |
| 7.4 Description of Software   |                                                        |
| 7.4.1 Operation Outline       |                                                        |
| 7.4.2 List of Option Byte Set | ting                                                   |
| 7.4.3 List of Functions       |                                                        |
| 7.4.4 Function Specification  |                                                        |
| 7.4.5 Flow Chart              |                                                        |
| 8. Example of Migration from  | n Pulse Width Measurement Mode73                       |
| 8.1 Specifications            |                                                        |
| 8.2 Operation Check Conditio  | ns74                                                   |
| 8.3 Description of Hardware   |                                                        |
| 8.3.1 Hardware Configuration  | on Example                                             |
| 8.3.2 List of Pins to be Used | ۲5                                                     |
| 8.4 Description of Software   |                                                        |
| 8.4.1 Operation Outline       |                                                        |
| 8.4.2 List of Option Byte Set | ting77                                                 |
| 8.4.3 List of Functions       |                                                        |
| 8.4.4 Function Specification  |                                                        |
| 8.4.5 Flow Chart              |                                                        |
| 9. Example of Migration from  | n Pulse Period Measurement Mode                        |
| 9.1 Specifications            |                                                        |
| 9.2 Operation Check Conditio  | ns94                                                   |
| 9.3 Description of Hardware   |                                                        |
| 9.3.1 Hardware Configuration  | on Example                                             |
| 9.3.2 List of Pins to be Used | l                                                      |
| 9.4 Description of Software   |                                                        |

|    | 9.4.1  | Operation Outline           | 95  |
|----|--------|-----------------------------|-----|
|    | 9.4.2  | List of Option Byte Setting | 97  |
|    | 9.4.3  | List of Functions           | 97  |
|    | 9.4.4  | Function Specification      | 97  |
|    | 9.4.5  | Flow Chart                  | 99  |
| 10 | . Sam  | ple Code                    | 113 |
| 11 | . Refe | erence Documents            | 113 |



## 1. Migration Method from R8C Family to RL78 Family

This application note explains how to achieve each mode (timer mode, pulse output mode, event counter mode, pulse width measurement mode and pulse period measurement mode) in timer RA of R8C/36M using RL78/G14. Table 1.1 shows the mode in timer RA of R8C/36M Group, and Table 1.2 shows the mode in timer RJ of RL78/G14.

In R8C/36M Group, timer RA is an 8-bit timer with an 8-bit prescaler. Timer RA has five modes: timer mode, pulse output mode, event counter mode, pulse width measurement mode and pulse period measurement mode. In timer mode, the timer counts the internal count source. In pulse output mode, the timer counts the internal count source and outputs pulses which invert the polarity by underflow of the timer. In event counter mode, the timer counts external pulses. In pulse width measurement mode, the timer measures the pulse width of an external pulse. In pulse period measurement mode, the timer measures the pulse width of an external pulse.

In RL78/G14, timer RJ is a 16-bit timer that can be used for pulse output, external pulse width or period measurement, and counting external events. This 16-bit timer consists of a reload register and a down counter. The reload register and the down counter are allocated to the same address, and they can be accessed by accessing the TRJ0 register. Timer RJ has five modes: timer mode, pulse output mode, event counter mode, pulse width measurement mode and pulse period measurement mode. In timer mode, the count source is counted. In pulse output mode, the count source is counted and the output is inverted at each underflow of the timer. In event counter mode, an external event is counted, and the operation is possible in STOP mode. In pulse width measurement mode, an external pulse width is measured. In pulse period measurement mode, an external pulse period is measured.

The same operation as that each mode (timer mode, pulse output mode, event counter mode, pulse width measurement mode and pulse period measurement mode) in timer RA of R8C/36M can be realized by using timer RJ of RL78/G14.

In this application note, as described in this chapter, explain the migration method for the five modes "timer mode", "pulse output mode", "event counter mode", "pulse width measurement mode" and "pulse period measurement mode".

| Timer RA in R8C/36M           |                                                                                                                    |  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------|--|
| Mode Function                 |                                                                                                                    |  |
| Timer mode                    | The timer counts the internal count source.                                                                        |  |
| Pulse output mode             | The timer counts the internal count source and outputs pulses which invert the polarity by underflow of the timer. |  |
| Event counter mode            | The timer counts external pulses.                                                                                  |  |
| Pulse width measurement mode  | The timer measures the pulse width of an external pulse.                                                           |  |
| Pulse period measurement mode | The timer measures the pulse period of an external pulse.                                                          |  |

#### Table 1.1 Operation Mode of Timer RA in R8C/36M

#### Table 1.2 Corresponding Mode of Timer RJ in RL78/G14

| Timer RJ in RL78/G14          |                                                                                           |  |
|-------------------------------|-------------------------------------------------------------------------------------------|--|
| Mode                          | Function                                                                                  |  |
| Timer mode                    | The count source is counted.                                                              |  |
| Pulse output mode             | The count source is counted and the output is inverted at each<br>underflow of the timer. |  |
| Event counter mode            | An external event is counted.                                                             |  |
|                               | Operation is possible in STOP mode.                                                       |  |
| Pulse width measurement mode  | An external pulse width is measured.                                                      |  |
| Pulse period measurement mode | An external pulse period is measured.                                                     |  |



# 2. Differences between RL78/G14 and R8C/36M Group

# 2.1 Differences in Function Overview

Table 2.1 lists the differences between timer RA in R8C/36M Group and timer RJ in RL78/G14.

|                                                                               | DOC/26M Croup                                                                                                                                                                                                   | DI 79/C44                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item                                                                          |                                                                                                                                                                                                                 | RL78/G14                                                                                                                                                                                                                                                                                                                                                       |
|                                                                               | I Imer RA                                                                                                                                                                                                       | l Imer RJ                                                                                                                                                                                                                                                                                                                                                      |
| Count source                                                                  | • f1<br>• f2<br>• f8<br>• fOCO<br>• fC32<br>• fC                                                                                                                                                                | <ul> <li>f<sub>CLK</sub></li> <li>f<sub>CLK</sub>/2</li> <li>f<sub>CLK</sub>/8</li> <li>f<sub>IL</sub></li> <li>f<sub>SUB</sub></li> <li>Event input from the event link controller (ELC)</li> </ul>                                                                                                                                                           |
| Configuration                                                                 | 8-bit timer with 8-bit<br>prescaler (reload register<br>included)                                                                                                                                               | 16-bit timer (reload register included)                                                                                                                                                                                                                                                                                                                        |
| External input pin                                                            | INT2                                                                                                                                                                                                            | INTP4                                                                                                                                                                                                                                                                                                                                                          |
| Event counter control signals                                                 | <ul> <li>Event input always enabled</li> <li>Event input enabled at<br/>INT2 level</li> <li>Event input enabled for low<br/>signal period of TRCIOD</li> </ul>                                                  | <ul> <li>Event is always counted</li> <li>Event is counted during polarity period<br/>specified for INTP4</li> <li>Event is counted during polarity period<br/>specified for timer output signals (TRDIOD1,<br/>TRDIOC1, TO02, and TO03)</li> </ul>                                                                                                            |
| Input edge polarity and<br>output polarity selection<br>in event counter mode | <ul> <li>Starts counting at rising<br/>edge of the TRAIO input and<br/>TRAO starts output at "L".</li> <li>Starts counting at falling<br/>edge of the TRAIO input and<br/>TRAO starts output at "H".</li> </ul> | <ul> <li>Input edge polarity and output polarity selection is independent.</li> <li>TRJIO0 input edge polarity can switch between "count at rising edge" and "count at falling edge".</li> <li>TRJO0 output polarity can select "output is started at low (Initialization level: Low)" or "output is started at high (Initialization level: High)".</li> </ul> |
| Coordination with<br>event link controller<br>(ELC)                           | No                                                                                                                                                                                                              | Yes                                                                                                                                                                                                                                                                                                                                                            |

## Table 2.1 Differences

# 2.2 Differences in Timer mode

The operation of timer mode in timer RA of R8C/36M Group corresponds to timer mode in timer RJ of RL78/G14. Table 2.2 lists the differences between timer mode in timer RA of R8C/36M Group and timer mode in timer RJ of RL78/G14.

|                                              | R8C/36M Group                                                                                                                                                                                                                                                                     | BL78/G14                                                                                                                                                                               |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ltem                                         | (Timer RA (Timer Mode))                                                                                                                                                                                                                                                           | (Timer RJ (Timer Mode))                                                                                                                                                                |
| Count sources                                | f1, f2, f8, fOCO, fC32, fC                                                                                                                                                                                                                                                        | fcLK, fcLK/2, fcLK/8, fIL, fsUB, or event input from the event link controller (ELC) selectable                                                                                        |
|                                              | Decrement                                                                                                                                                                                                                                                                         | Decrement                                                                                                                                                                              |
| Count<br>operations                          | <ul> <li>When the timer underflows, the<br/>contents of the reload register are<br/>reloaded and the count is continued.</li> </ul>                                                                                                                                               | <ul> <li>When the timer underflows, the contents of<br/>the reload register are reloaded and the<br/>count is continued.</li> </ul>                                                    |
| Count start condition                        | 1 (count starts) is written to the TSTART bit in the TRACR register.                                                                                                                                                                                                              | 1 (count starts) is written to the TSTART bit in the TRJCR0 register.                                                                                                                  |
| Count stop conditions                        | <ul> <li>0 (count stops) is written to the<br/>TSTART bit in the TRACR register.</li> <li>1 (count forcibly stops) is written to<br/>the TSTOP bit in the TRACR register.</li> </ul>                                                                                              | <ul> <li>0 (count stops) is written to the TSTART bit<br/>in the TRJCR0 register.</li> <li>1 (count forcibly stops) is written to the<br/>TSTOP bit in the TRJCR0 register.</li> </ul> |
| Interrupt<br>request<br>generation<br>timing | When timer RA underflows [timer RA interrupt].                                                                                                                                                                                                                                    | When the counter underflows.                                                                                                                                                           |
| Pin function                                 | TRAIO pin: programmable I/O port<br>TRAO pin: programmable I/O port                                                                                                                                                                                                               | TRJIO0 pin: not used<br>(programmable I/O port)<br>TRJO0 pin: TRJO0 pin output                                                                                                         |
| Read from timer                              | The count value can be read by reading registers TRA and TRAPRE.                                                                                                                                                                                                                  | The read value is read from the counter TRJ0 register.                                                                                                                                 |
| Write to timer                               | <ul> <li>When registers TRAPRE and TRA are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRAPRE and TRA are written during the count, values are written to the reload register and counter.</li> </ul> | The write value is written to the reload register.                                                                                                                                     |
| Selectable functions                         | N/A                                                                                                                                                                                                                                                                               | <ul> <li>Coordination with the event link controller<br/>(ELC).</li> <li>Event input from the ELC is selectable as a<br/>count source.</li> </ul>                                      |

Table 2.2 Differences between Timer RA (Timer Mode) and Timer RJ (Timer Mode)



## 2.3 Differences in Pulse Output Mode

The operation of pulse output mode in timer RA of R8C/36M Group corresponds to pulse output mode in timer RJ of RL78/G14.

Table 2.3 lists the differences between pulse output mode in timer RA of R8C/36M Group and operation as pulse output mode in timer RJ of RL78/G14.

#### Table 2.3 Differences between Timer RA (Pulse Output Mode) and Timer RJ (Pulse Output Mode)

| ltem                                      | R8C/36M Group                                                                                                                                                                                                                                                                     | RL78/G14                                                                                                                                                                                                                                                                 |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| item                                      | (Timer RA (Pulse Output Mode))                                                                                                                                                                                                                                                    | (Timer RJ (Pulse Output Mode))                                                                                                                                                                                                                                           |
| Count sources                             | f1, f2, f8, fOCO, fC32, fC                                                                                                                                                                                                                                                        | fcLK, fcLK/2, fcLK/8, fIL, fsUB, or event<br>input from the event link controller<br>(ELC) selectable                                                                                                                                                                    |
| Count operations                          | <ul> <li>Decrement</li> <li>When the timer underflows, the contents in<br/>the reload register is reloaded and the count<br/>is continued.</li> </ul>                                                                                                                             | <ul> <li>Decrement</li> <li>When the timer underflows, the contents in the reload register is reloaded and the count is continued.</li> </ul>                                                                                                                            |
| Divide ratio                              | 1/(n+1)(m+1)<br>n: Value set in TRAPRE register, m: Value<br>set in TRA register                                                                                                                                                                                                  | 1/(n+1)<br>n: Value set in TRJ0 register                                                                                                                                                                                                                                 |
| Count start<br>condition                  | 1 (count starts) is written to the TSTART bit in the TRACR register.                                                                                                                                                                                                              | 1 (count starts) is written to the TSTART bit in the TRJCR0 register.                                                                                                                                                                                                    |
| Count stop<br>conditions                  | <ul> <li>0 (count stops) is written to the TSTART bit<br/>in the TRACR register.</li> <li>1 (count forcibly stops) is written to the<br/>TSTOP bit in the TRACR register.</li> </ul>                                                                                              | <ul> <li>0 (count stops) is written to the<br/>TSTART bit in the TRJCR0 register.</li> <li>1 (count forcibly stops) is written to<br/>the TSTOP bit in the TRJCR0<br/>register.</li> </ul>                                                                               |
| Interrupt request<br>generation<br>timing | When timer RA underflows [timer RA interrupt].                                                                                                                                                                                                                                    | When the counter underflows.                                                                                                                                                                                                                                             |
| Pin functions                             | TRAIO pin: pulse output, programmable<br>output port<br>TRAO pin: programmable I/O port or<br>inverted output of TRAIO                                                                                                                                                            | TRJIO0 pin: pulse output<br>TRJO0 pin: programmable I/O port<br>or TRJO0 pin output                                                                                                                                                                                      |
| Read from timer                           | The count value can be read by reading registers TRA and TRAPRE.                                                                                                                                                                                                                  | The read value is read from the counter TRJ0 register.                                                                                                                                                                                                                   |
| Write to timer                            | <ul> <li>When registers TRAPRE and TRA are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRAPRE and TRA are written during the count, values are written to the reload register and counter.</li> </ul> | The write value is written to the reload register.                                                                                                                                                                                                                       |
| Selectable<br>functions                   | <ul> <li>TRAIO signal polarity switch function</li> <li>TRAO output function</li> <li>Pulse output stop function</li> <li>TRAIO pin select function</li> <li>TRAO pin select function</li> </ul>                                                                                  | <ul> <li>TRJIO0 signal polarity switch<br/>function</li> <li>TRJO0 output function</li> <li>Pulse output stop function</li> <li>TRJIO0 pin select function</li> <li>TRJO0 pin select function</li> <li>Coordination with the event link<br/>controller (ELC).</li> </ul> |



## 2.4 Differences in Event Counter Mode

The operation of event counter mode in timer RA of R8C/36M Group corresponds to event counter mode in timer RJ of RL78/G14.

Table 2.4 lists the differences between event counter mode in timer RA of R8C/36M Group and operation as event counter mode in timer RJ of RL78/G14.

#### Table 2.4 Differences between Timer RA (Event Counter Mode) and Timer RJ (Event Counter Mode)

| Itom                                      | R8C/36M Group                                                                                                                                                                                                                                                                     | RL78/G14                                                                                                                                                                                                                                                                                                                   |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| item                                      | (Timer RA (Event Counter Mode))                                                                                                                                                                                                                                                   | (Timer RJ (Event Counter Mode))                                                                                                                                                                                                                                                                                            |
| Count source                              | External signal which is input to TRAIO pin (active edge selectable by a program)                                                                                                                                                                                                 | External event signal (count source)<br>input to the TRJIO0 pin (active edge<br>selectable by a program)                                                                                                                                                                                                                   |
| Count operations                          | <ul> <li>Decrement</li> <li>When the timer underflows, the contents of<br/>the reload register are reloaded and the<br/>count is continued.</li> </ul>                                                                                                                            | <ul> <li>Decrement</li> <li>When the timer underflows, the contents in the reload register is reloaded and the count is continued.</li> </ul>                                                                                                                                                                              |
| Divide ratio                              | 1/(n+1)(m+1)<br>n: setting value of TRAPRE register, m:<br>setting value of TRA register                                                                                                                                                                                          | 1/(n+1)<br>n: Value set in TRJ0 register                                                                                                                                                                                                                                                                                   |
| Count start<br>condition                  | 1 (count starts) is written to the TSTART bit in the TRACR register.                                                                                                                                                                                                              | 1 (count starts) is written to the TSTART bit in the TRJCR0 register.                                                                                                                                                                                                                                                      |
| Count stop<br>conditions                  | <ul> <li>0 (count stops) is written to the TSTART bit<br/>in the TRACR register.</li> <li>1 (count forcibly stops) is written to the<br/>TSTOP bit in the TRACR register.</li> </ul>                                                                                              | <ul> <li>0 (count stops) is written to the<br/>TSTART bit in the TRJCR0 register.</li> <li>1 (count forcibly stops) is written to<br/>the TSTOP bit in the TRJCR0<br/>register.</li> </ul>                                                                                                                                 |
| Interrupt request<br>generation<br>timing | When timer RA underflows [timer RA interrupt].                                                                                                                                                                                                                                    | When the counter underflows.                                                                                                                                                                                                                                                                                               |
| Pin functions                             | TRAIO pin: count source input<br>TRAO pin: programmable I/O port or pulse<br>output                                                                                                                                                                                               | TRJIO0 pin: event input pin<br>TRJO0 pin: programmable I/O port<br>or toggle output                                                                                                                                                                                                                                        |
| Read from timer                           | The count value can be read by reading registers TRA and TRAPRE.                                                                                                                                                                                                                  | The read value is read from the counter TRJ0 register.                                                                                                                                                                                                                                                                     |
| Write to timer                            | <ul> <li>When registers TRAPRE and TRA are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRAPRE and TRA are written during the count, values are written to the reload register and counter.</li> </ul> | The write value is written to the reload register.                                                                                                                                                                                                                                                                         |
| Selectable<br>functions                   | <ul> <li>TRAIO input polarity switch function</li> <li>Count source input pin select function</li> <li>Pulse output function</li> <li>TRAO pin select function</li> <li>Digital filter function</li> <li>Event input control function</li> </ul>                                  | <ul> <li>TRJIO0 input polarity switch<br/>function</li> <li>Count source input pin select<br/>function</li> <li>Pulse output function</li> <li>TRJO0 pin select function</li> <li>Digital filter function</li> <li>Event input control function</li> <li>Coordination with the event link<br/>controller (ELC).</li> </ul> |

# 2.5 Differences in Pulse Width Measurement Mode

The operation of pulse width measurement mode in timer RA of R8C/36M Group corresponds to pulse width measurement mode in timer RJ of RL78/G14.

Table 2.5 lists the differences between pulse width measurement mode in timer RA of R8C/36M Group and operation as pulse width measurement mode in timer RJ of RL78/G14.

# Table 2.5 Differences between Timer RA (Pulse Width Measurement Mode) and Timer RJ (Pulse Width Measurement Mode)

|                                           | R8C/36M Group                                                                                                                                                                                                                                                                                         | RL78/G14                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ltem                                      | (Timer RA (Pulse Width Measurement<br>Mode))                                                                                                                                                                                                                                                          | (Timer RJ (Pulse Width<br>Measurement Mode))                                                                                                                                                                                                                                                                                                                                      |
| Count sources                             | f1, f2, f8, fOCO, fC32, fC                                                                                                                                                                                                                                                                            | f <sub>CLK</sub> , f <sub>CLK</sub> /2, f <sub>CLK</sub> /8, f <sub>IL</sub> , f <sub>SUB</sub> , or event<br>input from the event link controller<br>(ELC) selectable                                                                                                                                                                                                            |
| Count operations                          | <ul> <li>Decrement</li> <li>Continuously counts the selected signal<br/>only when measurement pulse is "H" level,<br/>or conversely only "L" level.</li> <li>When the timer underflows, the contents of<br/>the reload register are reloaded and the<br/>count is continued.</li> </ul>               | <ul> <li>Decrement</li> <li>When the level specified by the<br/>TEDGSEL bit in the TRJIOC0<br/>register is input to the TRJIO0 pin,<br/>the decrement is started with the<br/>selected count source. When the<br/>specified level on the TRJIO0 pin<br/>ends, the counter is stopped, the<br/>TEDGF bit in the TRJCR0 register is<br/>set to 1 (active edge received).</li> </ul> |
| Count start<br>condition                  | 1 (count starts) is written to the TSTART bit in the TRACR register.                                                                                                                                                                                                                                  | 1 (count starts) is written to the TSTART bit in the TRJCR0 register.                                                                                                                                                                                                                                                                                                             |
| Count stop<br>conditions                  | <ul> <li>0 (count stops) is written to the TSTART bit<br/>in the TRACR register.</li> <li>1 (count forcibly stops) is written to the<br/>TSTOP bit in the TRACR register.</li> </ul>                                                                                                                  | <ul> <li>0 (count stops) is written to the<br/>TSTART bit in the TRJCR0 register.</li> <li>1 (count forcibly stops) is written to<br/>the TSTOP bit in the TRJCR0<br/>register.</li> </ul>                                                                                                                                                                                        |
| Interrupt request<br>generation<br>timing | <ul> <li>When timer RA underflows [timer RA interrupt].</li> <li>Rising or falling of the TRAIO input (end of measurement period) [timer RA interrupt]</li> </ul>                                                                                                                                     | <ul> <li>When the counter underflows.</li> <li>When the measurement of the active width of the external input (TRJIO0) is completed.</li> </ul>                                                                                                                                                                                                                                   |
| Pin functions                             | TRAIO pin: measured pulse input<br>TRAO pin: programmable I/O port                                                                                                                                                                                                                                    | TRJIO0 pin: external signal input<br>TRJO0 pin: programmable I/O port<br>or TRJO0 pin output                                                                                                                                                                                                                                                                                      |
| Read from timer                           | The count value can be read by reading registers TRA and TRAPRE.                                                                                                                                                                                                                                      | The read value is read from the<br>counter TRJ0 register.                                                                                                                                                                                                                                                                                                                         |
| Write to timer                            | <ul> <li>When registers TRAPRE and TRA are<br/>written while the count is stopped, values are<br/>written to both the reload register and<br/>counter.</li> <li>When registers TRAPRE and TRA are<br/>written during the count, values are written to<br/>the reload register and counter.</li> </ul> | The write value is written to the reload register.                                                                                                                                                                                                                                                                                                                                |
| Selectable<br>functions                   | <ul> <li>Measurement level setting</li> <li>Measured pulse input pin select function</li> <li>Digital filter function</li> </ul>                                                                                                                                                                      | <ul> <li>Measurement level setting</li> <li>Measured pulse input pin select<br/>function</li> <li>Digital filter function</li> <li>Coordination with the event link<br/>controller (ELC).</li> </ul>                                                                                                                                                                              |



## 2.6 Differences in Pulse Period Measurement Mode

The operation of pulse period measurement mode in timer RA of R8C/36M Group corresponds to pulse period measurement mode in timer RJ of RL78/G14.

Table 2.6 lists the differences between pulse period measurement mode in timer RA of R8C/36M Group and operation as pulse period measurement mode in timer RJ of RL78/G14.

# Table 2.6 Differences between Timer RA (Pulse Period Measurement Mode) and Timer RJ (Pulse Period Measurement Mode)

|                                           | R8C/36M Group                                                                                                                                                                                                                                                                                                                                       | RL78/G14                                                                                                                                                                                                                                                                                                                                                              |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item                                      | (Timer RA (Pulse Period Measurement                                                                                                                                                                                                                                                                                                                 | (Timer RJ (Pulse Period                                                                                                                                                                                                                                                                                                                                               |
|                                           | Mode))                                                                                                                                                                                                                                                                                                                                              | Measurement Mode))                                                                                                                                                                                                                                                                                                                                                    |
| Count sources                             | f1, f2, f8, fOCO, fC32, fC                                                                                                                                                                                                                                                                                                                          | f <sub>CLK</sub> , f <sub>CLK</sub> /2, f <sub>CLK</sub> /8, f <sub>IL</sub> , f <sub>SUB</sub> , or event<br>input from the event link controller<br>(ELC) selectable                                                                                                                                                                                                |
| Count operations                          | <ul> <li>Decrement</li> <li>After the active edge of the measured<br/>pulse is input, the contents of the read-out<br/>buffer are retained at the first underflow of<br/>timer RA prescaler. Then timer RA reloads<br/>the contents in the reload register at the<br/>second underflow of timer RA prescaler and<br/>continues counting.</li> </ul> | <ul> <li>Decrement</li> <li>When a pulse with the period<br/>specified by the TEDGSEL bit in the<br/>TRJIOC0 register is input to the<br/>TRJIO0 pin, the count value is<br/>transferred to the read-out buffer at<br/>the rising edge of the count source.<br/>The value in the reload register is<br/>loaded to the counter at the next<br/>rising edge.</li> </ul> |
| Count start<br>condition                  | 1 (count starts) is written to the TSTART bit in the TRACR register.                                                                                                                                                                                                                                                                                | 1 (count starts) is written to the TSTART bit in the TRJCR0 register.                                                                                                                                                                                                                                                                                                 |
| Count stop<br>conditions                  | <ul> <li>0 (count stops) is written to the TSTART bit<br/>in the TRACR register.</li> <li>1 (count forcibly stops) is written to the<br/>TSTOP bit in the TRACR register.</li> </ul>                                                                                                                                                                | <ul> <li>0 (count stops) is written to the<br/>TSTART bit in the TRJCR0 register.</li> <li>1 (count forcibly stops) is written to<br/>the TSTOP bit in the TRJCR0<br/>register.</li> </ul>                                                                                                                                                                            |
| Interrupt request<br>generation<br>timing | <ul> <li>When timer RA underflows or reloads.</li> <li>Rising or falling of the TRAIO input (end of measurement period).</li> </ul>                                                                                                                                                                                                                 | <ul> <li>When the counter underflows.</li> <li>When the set edge of the external input (TRJIO0) is input.</li> </ul>                                                                                                                                                                                                                                                  |
| Pin functions                             | TRAIO pin: measured pulse input<br>TRAO pin: programmable I/O port                                                                                                                                                                                                                                                                                  | TRJIO0 pin: external signal input<br>TRJO0 pin: programmable I/O port<br>or TRJO0 pin output                                                                                                                                                                                                                                                                          |
| Read from timer                           | The count value can be read by reading registers TRA and TRAPRE.                                                                                                                                                                                                                                                                                    | The read value is read from the<br>counter TRJ0 register.                                                                                                                                                                                                                                                                                                             |
| Write to timer                            | <ul> <li>When registers TRAPRE and TRA are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRAPRE and TRA are written during the count, values are written to the reload register and counter.</li> </ul>                                                                   | The write value is written to the reload register.                                                                                                                                                                                                                                                                                                                    |
| Selectable<br>functions                   | <ul> <li>Measurement period selection</li> <li>Measured pulse input pin select function</li> <li>Digital filter function</li> </ul>                                                                                                                                                                                                                 | <ul> <li>Measurement period selection</li> <li>Measured pulse input pin select<br/>function</li> <li>Digital filter function</li> <li>Coordination with the event link<br/>controller (ELC).</li> </ul>                                                                                                                                                               |



# 2.7 Assigned I/O Pins

Table 2.7 lists the I/O pins assigned for use in R8C/36M Group.

Table 2.7 R8C/36M Group I/O Pins

| Pin Name | Assigned Pins      | I/O    |
|----------|--------------------|--------|
| INT2     | P6_6 or P3_2       | Input  |
| TRAIO    | P1_5, P1_7 or P3_2 | I/O    |
| TRAO     | P3_0, P3_7 or P5_6 | Output |

Table 2.8 lists the I/O pins assigned for use in RL78/G14.

#### Table 2.8 RL78/G14 I/O Pins

| Pin Name | Assigned Pins                      | I/O    |
|----------|------------------------------------|--------|
| INTP4    | P31, P55 Note 1, or P146 Note 2    | Input  |
| TRJIO0   | P01, P31, P41 Note 3 or P06 Note 4 | I/O    |
| TRJO0    | P00, P30 or P50                    | Output |

Notes: 1. This pin is only available on 64-pin and 80-pin packages.

2. This pin is only available on 100-pin package.

3. This pin is only available on 44-pin, 48-pin, 52-pin, 64-pin, 80-pin, and 100-pin packages.

4. This pin is only available on 64-pin, 80-pin, and 100-pin packages.



# 2.8 Register Compatibility

Register compatibilities between timer RA in R8C/36M Group and timer RJ in RL78/G14 are listed in Table 2.9.

| ltem                   | R8C/36M Group                       | RL78/G14                |  |
|------------------------|-------------------------------------|-------------------------|--|
| Count start            | <ul> <li>TRACR register</li> </ul>  | TRJCR0 register         |  |
| Count start            | TSTART bit                          | TSTART bit              |  |
|                        | TRACR register                      | TRJCR0 register         |  |
| Count status hag       | TCSTF bit                           | TCSTF bit               |  |
| Count forsible stop    | <ul> <li>TRACR register</li> </ul>  | TRJCR0 register         |  |
|                        | TSTOP bit                           | TSTOP bit Note 1        |  |
| Active edge judgment   | <ul> <li>TRACR register</li> </ul>  | TRJCR0 register         |  |
| flag                   | TEDGF bit                           | TEDGF bit               |  |
| Linderflow flag        | <ul> <li>TRACR register</li> </ul>  | TRJCR0 register         |  |
| Ondernow hag           | TUNDF bit                           | TUNDF bit               |  |
| Polority switch        | <ul> <li>TRAIOC register</li> </ul> | TRJIOC0 register        |  |
| Folanty Switch         | TEDGSEL bit                         | TEDGSEL bit             |  |
| 1/O pip output control | <ul> <li>TRAIOC register</li> </ul> | Port mode register      |  |
| 1/O pin output control | TOPCR bit                           | Port register           |  |
| Output pin output      | <ul> <li>TRAIOC register</li> </ul> | TRJIOC0 register        |  |
| enable                 | TOENA bit                           | TOENA bit               |  |
| Hardware LIN function  | <ul> <li>TRAIOC register</li> </ul> | N/A                     |  |
| select                 | TIOSEL bit                          | N/A                     |  |
| I/O pin input filter   | <ul> <li>TRAIOC register</li> </ul> | TRJIOC0 register        |  |
| select                 | Bits TIPF0 and TIPF1                | Bits TIPF0 and TIPF1    |  |
|                        |                                     | TRJIOC0 register        |  |
|                        | • TRAIOC register                   | Bits TIOGT0 and TIOGT1  |  |
| Event input control    | Bits TIOGT0 and TIOGT1 Note 2       | TRJMR0 register         |  |
|                        |                                     | TEDGPL bit              |  |
|                        |                                     | TRJISR0 register Note 3 |  |
| Operating mode select  | TRAMR register                      | TRJMR0 register         |  |
|                        | Bits TMOD0 to TMOD2                 | Bits TMOD0 to TMOD2     |  |
|                        | TRAMR register                      | TRJMR0 register         |  |
| Count source select    | Bits TCK0 to TCK2                   | Bits TCK0 to TCK2       |  |
|                        |                                     | OSMC register           |  |
| Count source cutoff    | TRAMR register                      | N/A                     |  |
|                        | TCKCUT bit                          |                         |  |
| Input clock control    | N/A                                 | PER1 register           |  |
|                        |                                     | TRJ0EN bit              |  |
| Counter                | TRAPRE register                     | • TRJ0 register         |  |
|                        | TRA register                        |                         |  |
| Pin select             | <ul> <li>TRASR register</li> </ul>  | PIOR1 register          |  |

#### **Table 2.9 Register Compatibility**

Notes: 1. Only writing is enabled; this bit cannot be read.

2. When using event input enabled at INT2 level, also set registers related to INT2.

3. This register can be used only in event counter mode.

#### 2.8.1 Differences between I/O Control Registers

When using the R8C/36M Group MCU in pulse output mode, the TOPCR bit in the TRAIOC register controls output of the TRAIO pin. In contrast, the PMxx register in the RL78/G14 MCU controls port output (xx = 0 to 8, 10 to 12, 14, and 15). As RL78/G14 supports the hardware LIN using channel 3 in timer array unit 0 and UART0 in the serial array unit, it does not include the TIOSEL bit in the TRAIOC register.

| TRAIOC (R80 | C/36M Group) |       |       |        |       |       |         |
|-------------|--------------|-------|-------|--------|-------|-------|---------|
| b7          | b6           | b5    | b4    | b3     | b2    | b1    | b0      |
| TIOGT1      | TIOGT0       | TIPF1 | TIPF0 | TIOSEL | TOENA | TOPCR | TEDGSEL |
|             | 79/C(14)     |       |       |        |       |       |         |
| TRJIOCO (RL | (18/014)     |       | _     | _      | _     | _     | -       |
| b7          | b6           | b5    | b4    | b3     | b2    | b1    | b0      |
| TIOGT1      | TIOGT0       | TIPF1 | TIPF0 | -      | TOENA | -     | TEDGSEL |

#### 2.8.2 Differences between Mode Registers

The R8C/36M Group MCU controls to provide or cut off the count source by the TCKCUT bit in the TRAMR register, however, RL78/G14 does not include the TCKCUT bit. In addition, RL78/G14 has options to select event input from the ELC by bits TCK0 to TCK2 in the TRJMR0 register and to set the TEDGPL bit to specify the TRJIO0 edge polarity (one edge or both edges) in event counter mode.

| TRAMR (R80 | C/36M Group) |      |      |        |       |       |       |
|------------|--------------|------|------|--------|-------|-------|-------|
| b7         | b6           | b5   | b4   | b3     | b2    | b1    | b0    |
| TCKCUT     | TCK2         | TCK1 | TCK0 | -      | TMOD2 | TMOD1 | TMOD0 |
|            |              |      |      |        |       |       |       |
| TRJMR0 (RL | 78/G14)      |      |      |        |       |       |       |
| b7         | b6           | b5   | b4   | b3     | b2    | b1    | b0    |
| -          | TCK2         | TCK1 | TCK0 | TEDGPL | TMOD2 | TMOD1 | TMOD0 |

## 2.8.3 Differences between Timer RA and Timer RJ Counter Registers

While an 8-bit prescaler and a timer counts events in the R8C/36M Group MCU, a 16-bit down counter counts events in RL78/G14.

| TRA (F                | R8C/36N              | I Group)          |      |     |     |    |    |    |    |    |    |            |    |    |    |
|-----------------------|----------------------|-------------------|------|-----|-----|----|----|----|----|----|----|------------|----|----|----|
| b                     | 7                    | b6                |      | b5  |     | b4 |    | b3 |    | b2 |    | <b>b</b> 1 | l  | b  | 0  |
| -                     | -                    | -                 |      | -   |     | -  |    | -  |    | -  |    | -          |    | -  | -  |
| TRAPR                 | RE (R8C              | /36M Gr           | oup) |     |     |    |    |    |    |    |    |            |    |    |    |
| b                     | 7                    | b6                |      | b5  |     | b4 |    | b3 |    | b2 |    | <b>b</b> 1 | I  | b  | 0  |
| -                     | -                    | -                 |      | -   |     | -  |    | -  |    | -  |    | -          |    | -  | -  |
| TRJ0 (I<br><b>b15</b> | RL78/G<br><b>b14</b> | 14)<br><b>b13</b> | b12  | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3         | b2 | b1 | b0 |
| _                     | _                    | _                 | _    | _   | _   | _  | _  | _  | _  | _  | _  | _          | _  | _  | _  |

# 2.8.4 Differences between the Timer RA Pin Select Register and Timer RJ Event Pin Select Register

In the R8C/36M Group MCU, the TRASR register is used to assign pins. The PIOR1 register assigns pins in RL78/G14. In addition, the TRJISR0 register is used to specify the timer output signal, INTP4 polarity, and timer output signals in RL78/G14.

| TRASR | (R8C/36M | Group) |
|-------|----------|--------|
|-------|----------|--------|

| b7          | b6     | b5 | b4   | b3     | b2     | b1     | b0     |
|-------------|--------|----|------|--------|--------|--------|--------|
|             |        |    | TRAO | TRAO   |        | TRAIO  | TRAIO  |
| -           | _      | -  | SEL1 | SEL0   | -      | SEL1   | SEL0   |
|             |        |    |      |        |        |        |        |
| PIOR1 (RL78 | B/G14) |    |      |        |        |        |        |
| b7          | b6     | b5 | b4   | b3     | b2     | b1     | b0     |
| -           | –      | -  | _    | PIOR13 | PIOR12 | PIOR11 | PIOR10 |
|             |        |    |      |        |        |        |        |

| TRJISR0 (RL | 78/G14) |    |    |    |              |              |              |
|-------------|---------|----|----|----|--------------|--------------|--------------|
| b7          | b6      | b5 | b4 | b3 | b2           | b1           | b0           |
| -           | -       | -  | -  | -  | RCCP<br>SEL2 | RCCP<br>SEL1 | RCCP<br>SEL0 |



# 3. Major Differences between Notes on Timers

# 3.1 Controlling Timer Count Start and Stop

After writing 1 to the TSTART bit while the timer stops counting, the TCSTF bit is set to 0 for the period listed in Table 3.1.

#### **Table 3.1 Period to Start Counting**

|                                   | RL78/G14                                                         |                                                                               |  |  |
|-----------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--|
| R8C/36M Group                     | Event count mode is set or the count<br>source is set to the ELC | Other than "event count mode is set<br>or the count source is set to the ELC" |  |  |
| 0 to 1 cycles of the count source | 2 cycles of the CPU clock                                        | 3 cycles of the count source                                                  |  |  |

After writing 0 to the TSTART bit when the timer is counting, the TCSTF bit is set to 1 for the period listed in Table 3.2.

|                                   | RL78/G14                                                         |                                                                               |  |  |  |
|-----------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--|--|
| R8C/36M Group                     | Event count mode is set or the count<br>source is set to the ELC | Other than "event count mode is set<br>or the count source is set to the ELC" |  |  |  |
| 0 to 1 cycles of the count source | 2 cycles of the CPU clock                                        | 3 cycles of the count source                                                  |  |  |  |

#### Table 3.2 Period to Stop Counting

# 3.2 Setting When Not Using Timer RJ

When not using timer RJ is not used in the RL78/G14, set bits TMOD2 to TMOD0 in the TRJMR0 register to 000B (set to timer mode), and the TOENA bit in the TRJIOC0 register to 0 (set to disable the TRJO0 output).

# 3.3 Notes When Using the Digital Filter

When using the digital filter in the RL78/G14, set bits TIPF0 and TIPF1 in the TRJIOC0 register, and wait for 5 cycles of the digital filter clock before starting the timer. When the TEDGSEL bit in the TRJIOC0 register is changed while the digital filter is used, wait for 5 cycles of the digital filter clock before starting the timer as well.

# 3.4 Notes On Specifying f<sub>IL</sub> as the Count Source

When  $f_{IL}$  is specified as the count source for the RL78/G14, set the WUTMMCK0 bit in the OSMC register to 1. Note that  $f_{IL}$  cannot be specified as the count source of timer RJ if  $f_{SUB}$  is specified as the count source of the real-time clock or 12-bit interval timer.



## 4. How to Migrate Timer RA in this Sample Code

In this sample program, the operation of timer RA of R8C/36M group is realized with RL78/G14 by the method shown in Table 4.1.

For detailed contents of the sample program, please refer to "5. Example of Migration from Timer Mode" ~ "9. Example of Migration from Pulse Period Measurement Mode ".

#### Table 4.1 How to migrate from R8C/36M Group to RL78/G14 in this sample program

| Timer RA in R8C/36M           | Timer RJ in RL78/G14          |  |  |
|-------------------------------|-------------------------------|--|--|
| Mode                          | Mode                          |  |  |
| Timer mode                    | Timer mode                    |  |  |
| Pulse output mode             | Pulse output mode             |  |  |
| Event counter mode            | Event counter mode            |  |  |
| Pulse width measurement mode  | Pulse width measurement mode  |  |  |
| Pulse period measurement mode | Pulse period measurement mode |  |  |



## 5. Example of Migration from Timer Mode

## 5.1 Specifications

The same operation as that in timer mode in timer RA of R8C/36M can be realized by using timer RJ of RL78/G14. In timer mode, the count value is decremented by 1 each time the count source is input. When the count value reaches 0000H and the next count source is input, an underflow occurs and an interrupt request is generated.

Table 5.1 lists the peripheral functions to be used and their uses (example of migration from timer mode), and Figure 5.1 shows the operation overview (example of migration from timer mode).

#### Table 5.1 Peripheral Functions to be Used and Their Uses

#### (Example of Migration from Timer Mode)

| Peripheral Function   | Use                          |  |  |
|-----------------------|------------------------------|--|--|
| Timer RJ (timer mode) | The count source is counted. |  |  |



Figure 5.1 Operation Overview (Example of Migration from Timer Mode)



## 5.2 Operation Check Conditions

The sample code described in this chapter has been checked under the conditions listed in the table below.

| ltem                                                          | Description                                                       |
|---------------------------------------------------------------|-------------------------------------------------------------------|
| Microcontroller used                                          | RL78/G14 (R5F104LEAFB)                                            |
| Operating frequency                                           | High-speed on-chip oscillator (HOCO) clock: 32 MHz                |
|                                                               | CPU/peripheral hardware clock: 32 MHz                             |
| Operating voltage                                             | 5.0V (can run on a voltage range of 2.9 V to 5.5 V.)              |
|                                                               | LVD operation ( $V_{LVD}$ ): Reset mode 2.81 V (2.76 V to 2.87 V) |
| Integrated development<br>environment (CS+)                   | CS+ V6.00.00 from Renesas Electronics Corp.                       |
| C compiler (CS+)                                              | CC-RL V1.05.00 from Renesas Electronics Corp.                     |
| Integrated development<br>environment (e <sup>2</sup> studio) | e <sup>2</sup> studio V6.0.0 from Renesas Electronics Corp.       |
| C compiler (e <sup>2</sup> studio)                            | CC-RL V1.05.00 from Renesas Electronics Corp.                     |

#### **Table 5.2 Operation Check Conditions**

# 5.3 Description of Hardware

## 5.3.1 Hardware Configuration Example

Figure 5.2 shows an example of hardware configuration that is used for this chapter.



Figure 5.2 Hardware Configuration (Timer Mode)

- Cautions: 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-only ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2. Connect any pins whose name begins with  $EV_{SS}$  to  $V_{SS}$  and any pins whose name begins with  $EV_{DD}$  to  $V_{DD}$ , respectively.
  - 3.  $V_{DD}$  must be held at not lower than the reset release voltage ( $V_{LVD}$ ) that is specified as LVD.



### 5.3.2 List of Pins to be Used

Table 5.3 lists the pins to be used and their functions.

| Pin Name | I/O    | Description                                             |  |  |  |
|----------|--------|---------------------------------------------------------|--|--|--|
| P00      | Output | Toggle the output level when timer RJ interrupt occurs. |  |  |  |

## 5.4 Description of Software

#### 5.4.1 Operation Outline

This chapter describes how to set up the timer mode of timer RJ.

This setup is followed by operation for counting the number of timer interrupts (INTTRJ0) generated by the interval timer. Each time the count reaches 1 ms, the output level of P00 is inverted.

Table 5.4 lists the peripheral functions to be used and their uses. Figure 5.3 shows the timer mode and its interrupt operation.

(1) Initialize the timer RJ.

<Conditions for setting> Use the timer mode as the timer RJ operation mode. Select f<sub>CLK</sub> as the count source of timer RJ. Initialize timer RJ counter register 0 (TRJ0), and set the timer interval to 1 ms. Use timer interrupts (INTTRJ0) from timer RJ.

- (2) Sets "1" (starts counter operation) to TSTART bit of TRJCR0 register to start the count of timer RJ.
- (3) Execute a HALT instruction to wait for timer interrupts (INTTRJ0).
- (4) When the interrupt request is generated at 1 ms interval, toggles the output level of P00 pin.
- (5) The sample code returns to step (3) to executes HALT instruction and waits for the next timer interrupt (INTTRJ0) from timer RJ.



Migration Guide from R8C to RL78: Timer RA to Timer RJ

Table 5.4 Peripheral Functions to be Used and Their Uses

| Peripheral Function | Use                                          |  |  |
|---------------------|----------------------------------------------|--|--|
| Timer RJ            | Control for inversion of the P00 pin output. |  |  |



Figure 5.3 Overview of Timer RJ Operation and Interrupts (Timer Mode)



# 5.4.2 List of Option Byte Setting

Table 5.5 summarizes the settings of the option bytes.

#### Table 5.5 Option Byte Settings

| Address       | Value     | Description                                              |  |  |  |
|---------------|-----------|----------------------------------------------------------|--|--|--|
| 000C0H/010C0H | 01101110B | Disables the watchdog timer.                             |  |  |  |
|               |           | (Stops counting after the release from the reset state.) |  |  |  |
| 000C1H/010C1H | 0111111B  | LVD reset mode which uses 2.81 V (2.76 V to 2.87 V)      |  |  |  |
| 000C2H/010C2H | 11101000B | HS mode, HOCO: 32 MHz                                    |  |  |  |
| 000C3H/010C3H | 10000100B | Enables the on-chip debugger.                            |  |  |  |

## 5.4.3 List of Functions

Table 5.6 lists the functions that are used in this sample program.

#### **Table 5.6 Functions**

| Function Name         | Outline                                 |
|-----------------------|-----------------------------------------|
| R_TMR_RJ0_Create()    | Initializes timer RJ.                   |
| R_TMR_RJ0_Start()     | Starts timer RJ operation.              |
| r_tmr_rj0_interrupt() | Processes timer interrupts on timer RJ. |

## 5.4.4 Function Specification

The followings are the functions that are used in this sample program.

### [Function Name] R\_TMR\_RJ0\_Create()

| Synopsis     | Initializes timer RJ                |
|--------------|-------------------------------------|
| Header       | r_cg_macrodriver.h                  |
|              | r_cg_timer.h                        |
|              | r_cg_userdefine.h                   |
| Declaration  | void R_TMR_RJ0_Create(void)         |
| Explanation  | This function initializes timer RJ. |
| Arguments    | None                                |
| Return value | None                                |
| Remarks      | None                                |
|              |                                     |

[Function Name] R\_TMR\_RJ0\_Start()

| Synopsis     | Starts timer RJ operation                                             |
|--------------|-----------------------------------------------------------------------|
| Header       | r_cg_macrodriver.h                                                    |
|              | r_cg_timer.h                                                          |
|              | r_cg_userdefine.h                                                     |
| Declaration  | void R_TMR_RJ0_Start(void)                                            |
| Explanation  | This function enables timer RJ interrupts and starts count operation. |
| Arguments    | None                                                                  |
| Return value | None                                                                  |
| Remarks      | None                                                                  |



[Function Name] r\_tmr\_rj0\_interrupt ()

| Synopsis     | Timer RJ interrupt processing                        |
|--------------|------------------------------------------------------|
| Header       | r_cg_macrodriver.h                                   |
|              | r_cg_timer.h                                         |
|              | r_cg_userdefine.h                                    |
| Declaration  | <pre>static voidnear r_tmr_rj0_interrupt(void)</pre> |
| Explanation  | This function toggles the output level of P00.       |
| Arguments    | None                                                 |
| Return value | None                                                 |
| Remarks      | None                                                 |
|              |                                                      |



## 5.4.5 Flow Chart

#### 5.4.5.1 Overall Flow

Figure 5.4 shows the overall flow of the sample program described in this chapter.



Figure 5.4 Overall Flow

## 5.4.5.2 Initialization Function

Figure 5.5 shows the flowchart for the initialization function.



Figure 5.5 Initialization Function



## 5.4.5.3 System Function

Figure 5.6 shows the flowchart for the system function.



**Figure 5.6 System Function** 



## 5.4.5.4 CPU Clock Setting

Figure 5.7 shows the flowchart for setting the CPU clock.







## 5.4.5.5 I/O Port Setting

Figure 5.8 shows the flowchart for setting the I/O ports.



Figure 5.8 I/O Port Setting

 $\label{eq:caution: Please provide proper pin treatment and make sure that the electrical specifications are met. Connect each of any unused input-only ports to V_{DD} or V_{SS}$  via a separate resistor.



## 5.4.5.6 Timer RJ Setting

Figure 5.9 shows the flowchart for setting timer RJ.



Figure 5.9 Timer RJ Setting



Start supplying clock to Timer RJ

• Peripheral enable register 1 (PER1) Starts to supply clock to timer RJ.

#### Symbol: PER1

| 7     | 6     | 5     | 4      | 3     | 2 | 1 | 0      |
|-------|-------|-------|--------|-------|---|---|--------|
| DACEN | TRGEN | CMPEN | TRD0EN | DTCEN | 0 | 0 | TRJ0EN |
| Х     | Х     | Х     | Х      | Х     | 0 | 0 | 1      |

Bit 0

| <b>TRJ0EN</b> | Control of timer RJ0 input clock supply                                                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 0             | <ul><li>Stops input clock supply.</li><li>SFR used by timer RJ0 cannot be written.</li><li>Timer RJ0 is in the reset status.</li></ul> |
| 1             | Enables input clock supply. <ul> <li>SFR used by timer RJ0 can be read/written.</li> </ul>                                             |

x: Bits not used in this setting item



Setup of timer RJ operation and interrupt level

• Timer RJ control register 0 (TRJCR0) Stops Timer RJ counter operation. Sets the interrupt cycle.

#### Symbol: TRJCR0

| 7 | 6 | 5     | 4     | 3 | 2     | 1     | 0      |
|---|---|-------|-------|---|-------|-------|--------|
| 0 | 0 | TUNDF | TEDGF | 0 | TSTOP | TCSTF | TSTART |
| 0 | 0 | Х     | Х     | 0 | Х     | Х     | 0      |

#### Bit 0

| TSTART | Timer RJ count start |
|--------|----------------------|
| 0      | Count stops          |
| 1      | Count starts         |

Disabling timer RJ interrupt

• Interrupt mask flag register (MK1H) Disables interrupt processing.

• Interrupt request flag register (IF1H) Clears the interrupt request flag.

#### Symbol: MK1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| ТММК10 | TRJMK0 | SRMK3<br>CSIMK31<br>IICMK31 | STMK3<br>CSIMK30<br>IICMK30 | KRMK | ІТМК | RTCMK | ADMK |
| Х      | 1      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJMK0 | Interrupt servicing control  |
|--------|------------------------------|
| 0      | Interrupt servicing enabled  |
| 1      | Interrupt servicing disabled |

Symbol: IF1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| TMIF10 | TRJIF0 | SRIF3<br>CSIIF31<br>IICIF31 | STIF3<br>CSIIF30<br>IICIF30 | KRIF | ITIF | RTCIF | ADIF |
| Х      | 0      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJIF0 | Interrupt request flag                                    |
|--------|-----------------------------------------------------------|
| 0      | No interrupt request signal is generated.                 |
| 1      | Interrupt request is generated, interrupt request status. |

x: Bits not used in this setting item



Setting timer RJ interrupt priority level

• Priority Specification Flag Register (PR11H, PR01H) Specifies level 3 (low priority level).

#### Symbol: PR11H

| 7       | 6       | 5                              | 4                              | 3     | 2     | 1      | 0     |
|---------|---------|--------------------------------|--------------------------------|-------|-------|--------|-------|
| TMPR110 | TRJPR10 | SRPR13<br>CSIPR131<br>IICPR131 | STPR13<br>CSIPR130<br>IICPR130 | KRPR1 | ITPR1 | RTCPR1 | ADPR1 |
| Х       | 1       | Х                              | Х                              | Х     | Х     | Х      | Х     |

Symbol: PR01H

| 7       | 6       | 5                              | 4                              | 3     | 2     | 1      | 0     |
|---------|---------|--------------------------------|--------------------------------|-------|-------|--------|-------|
| TMPR010 | TRJPR00 | SRPR03<br>CSIPR031<br>IICPR031 | STPR03<br>CSIPR030<br>IICPR030 | KRPR0 | ITPR0 | RTCPR0 | ADPR0 |
| Х       | 1       | Х                              | Х                              | Х     | Х     | Х      | Х     |

Bit 6

| TRJPR10 | TRJPR00 | Priority level selection              |
|---------|---------|---------------------------------------|
| 0       | 0       | Specify level 0 (high priority level) |
| 0       | 1       | Specify level 1                       |
| 1       | 0       | Specify level 2                       |
| 1       | 1       | Specify level 3 (low priority level)  |

x: Bits not used in this setting item



Setting the timer RJ operation

• Timer RJ mode register 0 (TRJMR0) Count source selection and operation mode selection.

| 7 | 6    | 5    | 4    | 3      | 2     | 1     | 0     |
|---|------|------|------|--------|-------|-------|-------|
| 0 | TCK2 | TCK1 | TCK0 | TEDGPL | TMOD2 | TMOD1 | TMOD0 |
| 0 | 0    | 0    | 0    | Х      | 0     | 0     | 0     |

Bit 6 to 4

| TCK2 | TCK1             | ТСК0 | Timer RJ count source select |
|------|------------------|------|------------------------------|
| 0    | 0                | 0    | f <sub>clк</sub>             |
| 0    | 0                | 1    | fclk/8                       |
| 0    | 1                | 1    | fclk/2                       |
| 1    | 0                | 0    | f <sub>IL</sub>              |
| 1    | 0                | 1    | Event input from ELC         |
| 1    | 1                | 0    | fsub                         |
|      | Other than above | /e   | Setting prohibited           |

Bit 2 to 0

| TMOD2 | TMOD1            | TMOD0 | Timer RJ operating mode select |
|-------|------------------|-------|--------------------------------|
| 0     | 0                | 0     | Timer mode                     |
| 0     | 0                | 1     | Pulse output mode              |
| 0     | 1                | 0     | Event counter mode             |
| 0     | 1                | 1     | Pulse width measurement mode   |
| 1     | 0                | 0     | Pulse period measurement mode  |
|       | Other than above | )     | Setting prohibited             |

Setting TRJ0 register

• Timer RJ counter register 0 (TRJ0)

Setup of Timer RJ interrupt cycles.

Symbol: TRJ0 

Generation of Timer RJ interrupt (INTTRJ0) = (Setup value of TRJ0 + 1) × Count clock period 1 ms =  $(31999 + 1) \times (1/3200000)$ 

x: Bits not used in this setting item



# 5.4.5.7 Main Processing

Figure 5.10 shows the flowchart for main processing.



Figure 5.10 Main Processing



## 5.4.5.8 Timer RJ Operation Start

Figure 5.11 shows the flowchart for starting timer RJ operation.



Figure 5.11 Timer RJ Operation Start



- Configuring the timer interrupt
- Interrupt request flag register (IF1H) Clears the interrupt request flag.
- Interrupt mask flag register (MK1H) Enables interrupt processing.

#### Symbol: IF1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| TMIF10 | TRJIF0 | SRIF3<br>CSIIF31<br>IICIF31 | STIF3<br>CSIIF30<br>IICIF30 | KRIF | ITIF | RTCIF | ADIF |
| Х      | 0      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJIF0 | Interrupt request flag                                    |
|--------|-----------------------------------------------------------|
| 0      | No interrupt request signal is generated.                 |
| 1      | Interrupt request is generated, interrupt request status. |

#### Symbol: MK1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| ТММК10 | TRJMK0 | SRMK3<br>CSIMK31<br>IICMK31 | STMK3<br>CSIMK30<br>IICMK30 | KRMK | ІТМК | RTCMK | ADMK |
| Х      | 0      | Х                           | Х                           | Х    | Х    | Х     | Х    |

## Bit 6

| TRJMK0 | Interrupt servicing control  |
|--------|------------------------------|
| 0      | Interrupt servicing enabled  |
| 1      | Interrupt servicing disabled |

#### Starting timer RJ counter operation

• Timer RJ control register 0 (TRJCR0)

Starts timer RJ counter operation.

#### Symbol: TRJCR0

| 7 | 6 | 5     | 4     | 3 | 2     | 1     | 0      |
|---|---|-------|-------|---|-------|-------|--------|
| 0 | 0 | TUNDF | TEDGF | 0 | TSTOP | TCSTF | TSTART |
| 0 | 0 | Х     | Х     | 0 | Х     | Х     | 1      |

Bit 0

| TSTART | Timer RJ count start |
|--------|----------------------|
| 0      | Count stops          |
| 1      | Count starts         |

x: Bits not used in this setting item



## 5.4.5.9 INTTRJ0 Interrupt Processing

Figure 5.12 shows the flowchart for INTTRJ0 interrupt processing.



Figure 5.12 INTTRJ0 Interrupt Processing


## 6. Example of Migration from Pulse Output Mode

## 6.1 Specifications

The same operation as that in pulse output mode in timer RA of R8C/36M can be realized by using timer RJ of RL78/G14.

In pulse output mode, the count value is decremented by 1 each time the count source is input. When the count value reaches 0000H and the next count source is input, an underflow occurs and an interrupt request is generated. In addition, a pulse can be output from pins TRJIO0 and TRJO0. The output level is inverted each time an underflow occurs. The pulse output from the TRJO0 pin can be stopped by the TOENA bit in the TRJIOC0 register.

Table 6.1 lists the peripheral functions to be used and their uses (example of migration from pulse output mode), and Figure 6.1 shows the operation overview (example of migration from pulse output mode).

## Table 6.1 Peripheral Functions to be Used and Their Uses

#### (Example of Migration from Pulse Output Mode)

| Peripheral Function          | Use                                                    |
|------------------------------|--------------------------------------------------------|
| Timer RJ (pulse output mode) | The count source is counted and the output is inverted |
|                              | at each underflow of the timer.                        |



## Figure 6.1 Operation Overview (Example of Migration from Pulse Output Mode)



# 6.2 Operation Check Conditions

The sample code described in this chapter has been checked under the conditions listed in the table below.

| ltem                                                          | Description                                                 |
|---------------------------------------------------------------|-------------------------------------------------------------|
| Microcontroller used                                          | RL78/G14 (R5F104LEAFB)                                      |
| Operating frequency                                           | High-speed on-chip oscillator (HOCO) clock: 32 MHz          |
|                                                               | CPU/peripheral hardware clock: 32 MHz                       |
| Operating voltage                                             | 5.0V (can run on a voltage range of 2.9 V to 5.5 V.)        |
|                                                               | LVD operation (VLVD): Reset mode 2.81 V (2.76 V to 2.87 V)  |
| Integrated development<br>environment (CS+)                   | CS+ V6.00.00 from Renesas Electronics Corp.                 |
| C compiler (CS+)                                              | CC-RL V1.05.00 from Renesas Electronics Corp.               |
| Integrated development<br>environment (e <sup>2</sup> studio) | e <sup>2</sup> studio V6.0.0 from Renesas Electronics Corp. |
| C compiler (e <sup>2</sup> studio)                            | CC-RL V1.05.00 from Renesas Electronics Corp.               |

## **Table 6.2 Operation Check Conditions**

# 6.3 Description of Hardware

## 6.3.1 Hardware Configuration Example

Figure 6.2 shows an example of hardware configuration that is used for this chapter.



Figure 6.2 Hardware Configuration (Pulse Output Mode)

- Cautions: 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-only ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2. Connect any pins whose name begins with  $EV_{SS}$  to  $V_{SS}$  and any pins whose name begins with  $EV_{DD}$  to  $V_{DD}$ , respectively.
  - 3.  $V_{DD}$  must be held at not lower than the reset release voltage ( $V_{LVD}$ ) that is specified as LVD.



## 6.3.2 List of Pins to be Used

Table 6.3 lists the pins to be used and their functions.

#### Table 6.3 Pins to be Used and Their Functions

| Pin Name   | I/O    | Description   |
|------------|--------|---------------|
| P01/TRJIO0 | Output | Output pulse. |

## 6.4 Description of Software

## 6.4.1 Operation Outline

This chapter describes how to set up the pulse output mode of timer RJ. In this mode, the counter is decremented by the count source selected by bits TCK0 to TCK2 in the TRJMR0 register, and the output level of TRJIO0 pin is inverted each time an underflow occurs.

Table 6.4 lists the peripheral functions to be used and their uses. Figure 6.3 shows the pulse output mode and its interrupt operation.

(1) Initialize the timer RJ.

<Conditions for setting>

Use the pulse output mode as the timer RJ operation mode.

Select  $f_{CLK}$  as the count source of timer RJ.

Initialize timer RJ counter register 0 (TRJ0), and set the timer interval to 1 ms.

(2) Sets "1" (starts counter operation) to TSTART bit of TRJCR0 register to start the count of timer RJ.

(3) Execute a HALT instruction to wait for timer interrupts (INTTRJ0).

(4) When the underflow occurs, output of TRJIO0 pin is inverted.



Migration Guide from R8C to RL78: Timer RA to Timer RJ

Table 6.4 Peripheral Functions to be Used and Their Uses

| Peripheral Function | Use                                              |  |  |
|---------------------|--------------------------------------------------|--|--|
| Timer RJ            | P01/TRJIO0 output pulse (timer interval is 1ms). |  |  |



Figure 6.3 Overview of Timer RJ Operation and Interrupts (Pulse Output Mode)



# 6.4.2 List of Option Byte Setting

Table 6.5 summarizes the settings of the option bytes.

#### Table 6.5 Option Byte Settings

| Address       | Value     | Description                                              |
|---------------|-----------|----------------------------------------------------------|
| 000C0H/010C0H | 01101110B | Disables the watchdog timer.                             |
|               |           | (Stops counting after the release from the reset state.) |
| 000C1H/010C1H | 01111111B | LVD reset mode which uses 2.81 V (2.76 V to 2.87 V)      |
| 000C2H/010C2H | 11101000B | HS mode, HOCO: 32 MHz                                    |
| 000C3H/010C3H | 10000100B | Enables the on-chip debugger.                            |

## 6.4.3 List of Functions

Table 6.6 lists the functions that are used in this sample program.

#### **Table 6.6 Functions**

| Function Name      | Outline                    |
|--------------------|----------------------------|
| R_TMR_RJ0_Create() | Initializes timer RJ.      |
| R_TMR_RJ0_Start()  | Starts timer RJ operation. |

## 6.4.4 Function Specification

The followings are the functions that are used in this sample program.

#### [Function Name] R\_TMR\_RJ0\_Create()

| Synopsis     | Initializes timer RJ                |
|--------------|-------------------------------------|
| Header       | r_cg_macrodriver.h                  |
|              | r_cg_timer.h                        |
|              | r_cg_userdefine.h                   |
| Declaration  | void R_TMR_RJ0_Create(void)         |
| Explanation  | This function initializes timer RJ. |
| Arguments    | None                                |
| Return value | None                                |
| Remarks      | None                                |
|              |                                     |

#### [Function Name] R\_TMR\_RJ0\_Start()

| Synopsis     | Starts timer RJ operation             |
|--------------|---------------------------------------|
| Header       | r_cg_macrodriver.h                    |
|              | r_cg_timer.h                          |
|              | r_cg_userdefine.h                     |
| Declaration  | void R_TMR_RJ0_Start(void)            |
| Explanation  | This function starts count operation. |
| Arguments    | None                                  |
| Return value | None                                  |
| Remarks      | None                                  |



## 6.4.5 Flow Chart

#### 6.4.5.1 Overall Flow

Figure 6.4 shows the overall flow of the sample program described in this chapter.



Figure 6.4 Overall Flow

## 6.4.5.2 Initialization Function

Figure 6.5 shows the flowchart for the initialization function.



## Figure 6.5 Initialization Function

## 6.4.5.3 System Function

Figure 6.6 shows the flowchart for the system function.



Figure 6.6 System Function



## 6.4.5.4 CPU Clock Setting

Figure 6.7 shows the flowchart for setting the CPU clock.







# 6.4.5.5 I/O Port Setting

Figure 6.8 shows the flowchart for setting the I/O ports.



Figure 6.8 I/O Port Setting

 $\label{eq:caution: Please provide proper pin treatment and make sure that the electrical specifications are met. Connect each of any unused input-only ports to V_{DD} or V_{SS}$  via a separate resistor.



## 6.4.5.6 Timer RJ Setting

Figure 6.9 shows the flowchart for setting timer RJ.



Figure 6.9 Timer RJ Setting



Start supplying clock to Timer RJ

• Peripheral enable register 1 (PER1) Starts to supply clock to timer RJ.

#### Symbol: PER1

| 7     | 6     | 5     | 4      | 3     | 2 | 1 | 0      |
|-------|-------|-------|--------|-------|---|---|--------|
| DACEN | TRGEN | CMPEN | TRD0EN | DTCEN | 0 | 0 | TRJ0EN |
| Х     | Х     | Х     | Х      | Х     | 0 | 0 | 1      |

Bit 0

| <b>TRJ0EN</b> | Control of timer RJ0 input clock supply                                                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 0             | <ul><li>Stops input clock supply.</li><li>SFR used by timer RJ0 cannot be written.</li><li>Timer RJ0 is in the reset status.</li></ul> |
| 1             | Enables input clock supply. <ul> <li>SFR used by timer RJ0 can be read/written.</li> </ul>                                             |

x: Bits not used in this setting item



Setup of timer RJ operation and interrupt level

• Timer RJ control register 0 (TRJCR0) Stops Timer RJ counter operation. Sets the interrupt cycle.

#### Symbol: TRJCR0

| 7 | 6 | 5     | 4     | 3 | 2     | 1     | 0      |
|---|---|-------|-------|---|-------|-------|--------|
| 0 | 0 | TUNDF | TEDGF | 0 | TSTOP | TCSTF | TSTART |
| 0 | 0 | Х     | Х     | 0 | Х     | Х     | 0      |

#### Bit 0

| TSTART | Timer RJ count start |  |
|--------|----------------------|--|
| 0      | Count stops          |  |
| 1      | Count starts         |  |

Disabling timer RJ interrupt

• Interrupt mask flag register (MK1H) Disables interrupt processing.

• Interrupt request flag register (IF1H) Clears the interrupt request flag.

#### Symbol: MK1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| ТММК10 | TRJMK0 | SRMK3<br>CSIMK31<br>IICMK31 | STMK3<br>CSIMK30<br>IICMK30 | KRMK | ІТМК | RTCMK | ADMK |
| Х      | 1      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJMK0 | Interrupt servicing control  |
|--------|------------------------------|
| 0      | Interrupt servicing enabled  |
| 1      | Interrupt servicing disabled |

Symbol: IF1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| TMIF10 | TRJIF0 | SRIF3<br>CSIIF31<br>IICIF31 | STIF3<br>CSIIF30<br>IICIF30 | KRIF | ITIF | RTCIF | ADIF |
| Х      | 0      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJIF0 | Interrupt request flag                                    |
|--------|-----------------------------------------------------------|
| 0      | No interrupt request signal is generated.                 |
| 1      | Interrupt request is generated, interrupt request status. |

x: Bits not used in this setting item



Setting the timer RJ operation

• Timer RJ mode register 0 (TRJMR0) Count source selection and operation mode selection.

| 7 | 6    | 5    | 4    | 3      | 2     | 1     | 0     |
|---|------|------|------|--------|-------|-------|-------|
| 0 | TCK2 | TCK1 | TCK0 | TEDGPL | TMOD2 | TMOD1 | TMOD0 |
| 0 | 0    | 0    | 0    | Х      | 0     | 0     | 1     |

Bit 6 to 4

| TCK2 | TCK1             | TCK0 | Timer RJ count source select |
|------|------------------|------|------------------------------|
| 0    | 0                | 0    | f <sub>cLK</sub>             |
| 0    | 0                | 1    | fclk/8                       |
| 0    | 1                | 1    | fclk/2                       |
| 1    | 0                | 0    | fiL                          |
| 1    | 0                | 1    | Event input from ELC         |
| 1    | 1                | 0    | fsue                         |
|      | Other than above | /e   | Setting prohibited           |

| Bit 2 | to | 0 |
|-------|----|---|
|-------|----|---|

| TMOD2 | TMOD1            | TMOD0 | Timer RJ operating mode select |
|-------|------------------|-------|--------------------------------|
| 0     | 0                | 0     | Timer mode                     |
| 0     | 0                | 1     | Pulse output mode              |
| 0     | 1                | 0     | Event counter mode             |
| 0     | 1                | 1     | Pulse width measurement mode   |
| 1     | 0                | 0     | Pulse period measurement mode  |
|       | Other than above | )     | Setting prohibited             |

#### • Timer RJ I/O control register 0 (TRJIOC0) The input/output of timer RJ setting.

## Symbol: TRJIOC0

| 7      | 6      | 5     | 4     | 3 | 2     | 1 | 0       |
|--------|--------|-------|-------|---|-------|---|---------|
| TIOGT1 | TIOGT0 | TIPF1 | TIPF0 | 0 | TOENA | 0 | TEDGSEL |
| Х      | Х      | Х     | Х     | 0 | 0     | 0 | 0       |

Bit 2

| TOENA | TRJO output enable          |
|-------|-----------------------------|
| 0     | TRJO output disabled (port) |
| 1     | TRJO output enabled         |

- Pulse output mode

Bit 0

| TEDGSEL | TRJIO I/O polarity switch                              |
|---------|--------------------------------------------------------|
| 0       | Output is started at high (Initialization level: High) |
| 1       | Output is started at low (Initialization level: Low)   |

#### x: Bits not used in this setting item



| Setting<br>• Time<br>Setup                    | g TRJ0<br>er RJ co<br>p of Tir                                | register<br>ounter re<br>ner RJ i            | egister (<br>nterrup                   | ) (TRJ0)<br>t cycles. |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               |                    |                                      |                   |          |          |                 |   |          |
|-----------------------------------------------|---------------------------------------------------------------|----------------------------------------------|----------------------------------------|-----------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------|--------------------------------------|-------------------|----------|----------|-----------------|---|----------|
| Symbo<br>15                                   | ol: TRJ<br>14                                                 | 0<br>13                                      | 12                                     | 11                    | 10              | ٩                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8                             | 7                  | 6                                    | 5                 | Δ        | 3        | 2               | 1 | 0        |
| 0                                             | 1                                                             | 1                                            | 1                                      | 1                     | 1               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                             | 1                  | 1                                    | 1                 | 1        | 1        | 1               | 1 | 1        |
| Gener                                         | ation of                                                      | f Timer                                      | RJ inte                                | rrupt (IN)            | l°TRJ0)<br>1 r  | ) = (Se<br>ms = (31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | etup va<br>1999 +             | llue of<br>⊦ 1) ×  | 17RJ0 +<br>(1/3200                   | 1) × Co<br>)0000) | unt clo  | ck perio | od              |   |          |
| Setting<br>• Port<br>• Port<br>Set T          | g TRJI<br>register<br>mode r<br>TRJIO0                        | O0 pin<br>r 0 (P0)<br>register (<br>pin as c | RJ inte<br>(PM0)<br>output n           | node.                 | 1 r<br>1 r      | ) = (Se<br>ns = (3 <sup>-</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | etup va<br>1999 +             | llue of<br>⊦ 1) ×  | 17320(<br>(1/320(                    | 1) × Cc<br>00000) | unt clo  | ck perio | od              |   |          |
| Setting<br>• Port<br>• Port<br>Set T<br>Symbo | g TRJI(<br>register<br>mode r<br>TRJIO0<br>ol: P0<br><b>7</b> | O0 pin<br>r 0 (P0)<br>register (<br>pin as c | (PM0)<br>output n<br>6                 | node.                 | 1 r<br>1 r      | ) = (Se<br>ns = (3 <sup>-</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | etup va<br>1999 +             | lue of<br>⊦ 1) × ⊧ | 1 KJO +<br>(1/3200                   | 1) × Cc<br>00000) | unt cloo | ck perio | <b>1</b>        |   | 0        |
| Setting<br>• Port<br>• Port<br>Set T<br>Symbo | g TRJI0<br>register<br>mode r<br>TRJIO0<br>ol: P0<br>7<br>0   | O0 pin<br>r 0 (P0)<br>register (<br>pin as c | (PM0)<br>(DM0)<br>(Dutput n<br>6<br>06 | node.<br>5            | 1 r<br>1 r<br>5 | p = (Second | etup va<br>1999 +<br><b>4</b> | lue of<br>⊦ 1) × ⊧ | 1 KJ0 +<br>(1/3200<br><u>3</u><br>03 | 1) × Cc<br>)0000) | 2<br>02  | ck perio | <u>1</u><br>201 |   | 0<br>P00 |

Bit 1

| P01 | Output data control (in output mode) |
|-----|--------------------------------------|
| 0   | Output 0                             |
| 1   | Output 1                             |

Symbol: PM0

| 7 | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---|------|------|------|------|------|------|------|
| 1 | PM06 | PM05 | PM04 | PM03 | PM02 | PM01 | PM00 |
| 1 | Х    | Х    | Х    | Х    | Х    | 0    | Х    |

Bit 1

| PM01 | P01 pin I/O mode selection                                           |  |  |  |
|------|----------------------------------------------------------------------|--|--|--|
| 0    | Output mode (the pin functions as an output port (output buffer on)) |  |  |  |
| 1    | Input mode (the pin functions as an input port (output buffer off))  |  |  |  |

x: Bits not used in this setting item



# 6.4.5.7 Main Processing

Figure 6.10 shows the flowchart for main processing.



Figure 6.10 Main Processing



## 6.4.5.8 Timer RJ Operation Start

Figure 6.11 shows the flowchart for starting timer RJ operation.



Figure 6.11 Timer RJ Operation Start



Starting timer RJ counter operation

• Timer RJ control register 0 (TRJCR0) Starts timer RJ counter operation.

#### Symbol: TRJCR0

| 7 | 6 | 5     | 4     | 3 | 2     | 1     | 0      |
|---|---|-------|-------|---|-------|-------|--------|
| 0 | 0 | TUNDF | TEDGF | 0 | TSTOP | TCSTF | TSTART |
| 0 | 0 | Х     | Х     | 0 | Х     | Х     | 1      |

Bit 0

| TSTART | Timer RJ count start |
|--------|----------------------|
| 0      | Count stops          |
| 1      | Count starts         |

x: Bits not used in this setting item



## 7. Example of Migration from Event Counter Mode

# 7.1 Specifications

The same operation as that in event counter mode in timer RA of R8C/36M can be realized by using timer RJ of RL78/G14.

In event counter mode, the counter is decremented by an external event signal (count source) input to the TRJIO0 pin. Various periods for counting events can be set by bits TIOGT0 and TIOGT1 in the TRJIOC0 register and the TRJISR0 register. In addition, the filter function for the TRJIO0 input can be specified by bits TIPF0 and TIPF1 in the TRJIOC0 register.

Also, the output from the TRJO0 pin can be toggled even in event counter mode.

Table 7.1 lists the peripheral functions to be used and their uses (example of migration from event counter mode), and Figure 7.1 shows the operation overview (example of migration from event counter mode).

## Table 7.1 Peripheral Functions to be Used and Their Uses

#### (Example of Migration from Event Counter Mode)

| Peripheral Function           | Use                            |
|-------------------------------|--------------------------------|
| Timer RJ (event counter mode) | The external event is counted. |



Figure 7.1 Operation Overview (Example of Migration from Event Counter Mode)



# 7.2 Operation Check Conditions

The sample code described in this chapter has been checked under the conditions listed in the table below.

| ltem                                                          | Description                                                 |
|---------------------------------------------------------------|-------------------------------------------------------------|
| Microcontroller used                                          | RL78/G14 (R5F104LEAFB)                                      |
| Operating frequency                                           | High-speed on-chip oscillator (HOCO) clock: 32 MHz          |
|                                                               | CPU/peripheral hardware clock: 32 MHz                       |
| Operating voltage                                             | 5.0V (can run on a voltage range of 2.9 V to 5.5 V.)        |
|                                                               | LVD operation (VLVD): Reset mode 2.81 V (2.76 V to 2.87 V)  |
| Integrated development<br>environment (CS+)                   | CS+ V6.00.00 from Renesas Electronics Corp.                 |
| C compiler (CS+)                                              | CC-RL V1.05.00 from Renesas Electronics Corp.               |
| Integrated development<br>environment (e <sup>2</sup> studio) | e <sup>2</sup> studio V6.0.0 from Renesas Electronics Corp. |
| C compiler (e <sup>2</sup> studio)                            | CC-RL V1.05.00 from Renesas Electronics Corp.               |

## **Table 7.2 Operation Check Conditions**

# 7.3 Description of Hardware

## 7.3.1 Hardware Configuration Example

Figure 7.2 shows an example of hardware configuration that is used for this chapter.



Figure 7.2 Hardware Configuration (Event Counter Mode)

- Cautions: 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-only ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2. Connect any pins whose name begins with  $EV_{SS}$  to  $V_{SS}$  and any pins whose name begins with  $EV_{DD}$  to  $V_{DD}$ , respectively.
  - 3.  $V_{DD}$  must be held at not lower than the reset release voltage ( $V_{LVD}$ ) that is specified as LVD.

## 7.3.2 List of Pins to be Used

Table 7.3 lists the pins to be used and their functions.

| Table 7.3 Pins to be Used and Their Functio |
|---------------------------------------------|
|---------------------------------------------|

| Pin Name   | I/O    | Description                                                 |
|------------|--------|-------------------------------------------------------------|
| P01/TRJIO0 | Input  | An external event signal (count source) is inputted.        |
| P30/TRJO0  | Output | The output level is inverted each time an underflow occurs. |

# 7.4 Description of Software

## 7.4.1 Operation Outline

This chapter describes how to set up the event count mode of timer RJ.

This setup is followed by operation for an external event signal (count source) input to the TRJIO0 pin. And the output from the TRJO0 pin can be toggled.

Table 7.4 lists the peripheral functions to be used and their uses. Figure 7.3 shows the event counter mode and its interrupt operation.

(1) Initialize the timer RJ.

<Conditions for setting> Use the event counter mode as the timer RJ operation mode. TRJIO0 edge polarity select rising edge, and event is always counted. TRJIO0 input filter select: filter sampled at f<sub>CLK</sub>. Use TRJO0 output the toggle level.

- (2) Sets "1" (starts counter operation) to TSTART bit of TRJCR0 register to start the count of timer RJ.
- (3) Execute a HALT instruction to wait for the external event signal.
- (4) The external event signal input to TRJIO0 pin is counted, inverts the output level from TRJO0 pin each time an underflow occurs.



# Peripheral FunctionUseTimer RJThe external event signal input to TRJIO0 pin is<br/>counted, inverts the output level from TRJO0 pin each<br/>time an underflow occurs.

Table 7.4 Peripheral Functions to be Used and Their Uses

|                            | 010B                       |                                        |                                                                                                                         |
|----------------------------|----------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Event is counted at rising | edge                       |                                        |                                                                                                                         |
|                            | 00H                        |                                        |                                                                                                                         |
| Event input is             | started                    |                                        | - Event input is completed                                                                                              |
|                            | ΓΓ                         |                                        | ,<br>                                                                                                                   |
| FFFFH FFFEH FFFDH          | T                          | 0000H FFFFH                            | FFEH                                                                                                                    |
| Counter initial value is   | set                        |                                        |                                                                                                                         |
|                            |                            |                                        | Set to 0 by a program                                                                                                   |
|                            | Event is counted at rising | Event is counted at rising edge<br>00H | Event is counted at rising edge 00H  Event input is started  FFFFH FFFEH FFFDH 0000H FFFFH Counter initial value is set |

Figure 7.3 Overview of Timer RJ Operation and Interrupts (Event Counter Mode)



# 7.4.2 List of Option Byte Setting

Table 7.5 summarizes the settings of the option bytes.

## Table 7.5 Option Byte Settings

| Address       | Value     | Description                                              |
|---------------|-----------|----------------------------------------------------------|
| 000C0H/010C0H | 01101110B | Disables the watchdog timer.                             |
|               |           | (Stops counting after the release from the reset state.) |
| 000C1H/010C1H | 01111111B | LVD reset mode which uses 2.81 V (2.76 V to 2.87 V)      |
| 000C2H/010C2H | 11101000B | HS mode, HOCO: 32 MHz                                    |
| 000C3H/010C3H | 10000100B | Enables the on-chip debugger.                            |

## 7.4.3 List of Functions

Table 7.6 lists the functions that are used in this sample program.

#### **Table 7.6 Functions**

| Function Name      | Outline                    |
|--------------------|----------------------------|
| R_TMR_RJ0_Create() | Initializes timer RJ.      |
| R_TMR_RJ0_Start()  | Starts timer RJ operation. |

# 7.4.4 Function Specification

The followings are the functions that are used in this sample program.

## [Function Name] R\_TMR\_RJ0\_Create()

| Synopsis     | Initializes timer RJ                |
|--------------|-------------------------------------|
| Header       | r_cg_macrodriver.h                  |
|              | r_cg_timer.h                        |
|              | r_cg_userdefine.h                   |
| Declaration  | void R_TMR_RJ0_Create(void)         |
| Explanation  | This function initializes timer RJ. |
| Arguments    | None                                |
| Return value | None                                |
| Remarks      | None                                |
|              |                                     |

#### [Function Name] R\_TMR\_RJ0\_Start()

| -            |                                                   |
|--------------|---------------------------------------------------|
| Synopsis     | Starts timer RJ operation                         |
| Header       | r_cg_macrodriver.h                                |
|              | r_cg_timer.h                                      |
|              | r_cg_userdefine.h                                 |
| Declaration  | void R_TMR_RJ0_Start(void)                        |
| Explanation  | This function starts count operation of timer RJ. |
| Arguments    | None                                              |
| Return value | None                                              |
| Remarks      | None                                              |
|              |                                                   |



## 7.4.5 Flow Chart

## 7.4.5.1 Overall Flow

Figure 7.4 shows the overall flow of the sample program described in this chapter.



Figure 7.4 Overall Flow

## 7.4.5.2 Initialization Function

Figure 7.5 shows the flowchart for the initialization function.



Figure 7.5 Initialization Function



## 7.4.5.3 System Function

Figure 7.6 shows the flowchart for the system function.



**Figure 7.6 System Function** 



## 7.4.5.4 CPU Clock Setting

Figure 7.7 shows the flowchart for setting the CPU clock.







# 7.4.5.5 I/O Port Setting

Figure 7.8 shows the flowchart for setting the I/O ports.



Figure 7.8 I/O Port Setting

 $\label{eq:caution: Please provide proper pin treatment and make sure that the electrical specifications are met. Connect each of any unused input-only ports to V_{DD} or V_{SS}$  via a separate resistor.



## 7.4.5.6 Timer RJ Setting

Figure 7.9 shows the flowchart for setting timer RJ.



Figure 7.9 Timer RJ Setting



Start supplying clock to Timer RJ

• Peripheral enable register 1 (PER1) Starts to supply clock to timer RJ.

#### Symbol: PER1

| 7     | 6     | 5     | 4      | 3     | 2 | 1 | 0      |
|-------|-------|-------|--------|-------|---|---|--------|
| DACEN | TRGEN | CMPEN | TRD0EN | DTCEN | 0 | 0 | TRJ0EN |
| Х     | Х     | Х     | Х      | Х     | 0 | 0 | 1      |

Bit 0

| <b>TRJ0EN</b> | Control of timer RJ0 input clock supply                                                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 0             | <ul><li>Stops input clock supply.</li><li>SFR used by timer RJ0 cannot be written.</li><li>Timer RJ0 is in the reset status.</li></ul> |
| 1             | Enables input clock supply. <ul> <li>SFR used by timer RJ0 can be read/written.</li> </ul>                                             |

x: Bits not used in this setting item



Setup of timer RJ operation and interrupt level

• Timer RJ control register 0 (TRJCR0) Stops Timer RJ counter operation. Sets the interrupt cycle.

#### Symbol: TRJCR0

| 7 | 6 | 5     | 4     | 3 | 2     | 1     | 0      |
|---|---|-------|-------|---|-------|-------|--------|
| 0 | 0 | TUNDF | TEDGF | 0 | TSTOP | TCSTF | TSTART |
| 0 | 0 | Х     | Х     | 0 | Х     | Х     | 0      |

#### Bit 0

| TSTART | Timer RJ count start |
|--------|----------------------|
| 0      | Count stops          |
| 1      | Count starts         |

Disabling timer RJ interrupt

• Interrupt mask flag register (MK1H) Disables interrupt processing.

• Interrupt request flag register (IF1H) Clears the interrupt request flag.

#### Symbol: MK1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| ТММК10 | TRJMK0 | SRMK3<br>CSIMK31<br>IICMK31 | STMK3<br>CSIMK30<br>IICMK30 | KRMK | ІТМК | RTCMK | ADMK |
| Х      | 1      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJMK0 | Interrupt servicing control  |
|--------|------------------------------|
| 0      | Interrupt servicing enabled  |
| 1      | Interrupt servicing disabled |

Symbol: IF1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| TMIF10 | TRJIF0 | SRIF3<br>CSIIF31<br>IICIF31 | STIF3<br>CSIIF30<br>IICIF30 | KRIF | ITIF | RTCIF | ADIF |
| Х      | 0      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJIF0 | Interrupt request flag                                    |  |  |
|--------|-----------------------------------------------------------|--|--|
| 0      | No interrupt request signal is generated.                 |  |  |
| 1      | Interrupt request is generated, interrupt request status. |  |  |

x: Bits not used in this setting item



Setting the timer RJ operation

• Timer RJ mode register 0 (TRJMR0) Count source selection and operation mode selection.

| 7 | 6    | 5    | 4    | 3      | 2     | 1     | 0     |
|---|------|------|------|--------|-------|-------|-------|
| 0 | TCK2 | TCK1 | TCK0 | TEDGPL | TMOD2 | TMOD1 | TMOD0 |
| 0 | 0    | 0    | 0    | Х      | 0     | 1     | 0     |

Bit 6 to 4

| TCK2 | TCK1             | TCK0 | Timer RJ count source select |
|------|------------------|------|------------------------------|
| 0    | 0                | 0    | f <sub>CLK</sub>             |
| 0    | 0                | 1    | fclk/8                       |
| 0    | 1                | 1    | fclk/2                       |
| 1    | 0                | 0    | fiL                          |
| 1    | 0                | 1    | Event input from ELC         |
| 1    | 1                | 0    | fsub                         |
|      | Other than above | /e   | Setting prohibited           |

| Bit 2 to 0 |                  |       |                                |
|------------|------------------|-------|--------------------------------|
| TMOD2      | TMOD1            | TMOD0 | Timer RJ operating mode select |
| 0          | 0                | 0     | Timer mode                     |
| 0          | 0                | 1     | Pulse output mode              |
| 0          | 1                | 0     | Event counter mode             |
| 0          | 1                | 1     | Pulse width measurement mode   |
| 1          | 0                | 0     | Pulse period measurement mode  |
|            | Other than above | )     | Setting prohibited             |

x: Bits not used in this setting item



• Timer RJ I/O control register 0 (TRJIOC0) The input/output of timer RJ setting.

Symbol: TRJIOC0

| 7      | 6      | 5     | 5 4   |   | 3 2   |   | 0       |
|--------|--------|-------|-------|---|-------|---|---------|
| TIOGT1 | TIOGT0 | TIPF1 | TIPF0 | 0 | TOENA | 0 | TEDGSEL |
| 0      | 0      | 0     | 1     | 0 | 1     | 0 | 0       |

Bit 7 to 6

| TIOGT1           | TIOGT0 | TRJIO count control                                                       |
|------------------|--------|---------------------------------------------------------------------------|
| 0                | 0      | Event is always counted                                                   |
| 0                | 1      | Event is counted during polarity period specified for INTP4               |
| 1                | 0      | Event is counted during polarity period specified for timer output signal |
| Other than above |        | Setting prohibited                                                        |

| Bit 5 to 4 |
|------------|
|------------|

| TIPF1 | TIPF0 | TRJIO input filter select              |
|-------|-------|----------------------------------------|
| 0     | 0     | No filter                              |
| 0     | 1     | Filter sampled at f <sub>CLK</sub>     |
| 1     | 0     | Filter sampled at fcLk/8               |
| 1     | 1     | Filter sampled at f <sub>CLK</sub> /32 |

#### Bit 2

| TOENA | TRJO output enable          |
|-------|-----------------------------|
| 0     | TRJO output disabled (port) |
| 1     | TRJO output enabled         |

- Event counter mode

Bit 0

| TEDGSEL | TRJIO I/O polarity switch |
|---------|---------------------------|
| 0       | Count at rising edge      |
| 1       | Count at falling edge     |

Setting TRJ0 register

• Timer RJ counter register 0 (TRJ0)

Setup the initial value of TRJ0 register.

| Symb | ol: TRJ | 0  |    |    |    |   |   |   |   |   |   |   |   |   |   |
|------|---------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 15   | 14      | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 0    | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 |

x: Bits not used in this setting item



Setting TRJIO0 pin

• Port mode register (PM0) Set TRJIO0 pin as input mode.

#### Symbol: PM0

| 7 | 6         | 6 5 |      | 3    | 2    | 1    | 0    |  |
|---|-----------|-----|------|------|------|------|------|--|
| 1 | PM06 PM05 |     | PM04 | PM03 | PM02 | PM01 | PM00 |  |
| 1 | Х         | Х   | Х    | Х    | Х    | 1    | Х    |  |

Bit 1

| PM01 | P01 pin I/O mode selection                                           |
|------|----------------------------------------------------------------------|
| 0    | Output mode (the pin functions as an output port (output buffer on)) |
| 1    | Input mode (the pin functions as an input port (output buffer off))  |

x: Bits not used in this setting item



| Setting | TRJO0 | pin |
|---------|-------|-----|
|---------|-------|-----|

- Port output mode register 3 (POM3)
- Port register 3 (P3)
- Port mode register (PM3) Set TRJO0 pin as output mode.

Symbol: POM3

| ້ 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0     |
|-----|---|---|---|---|---|---|-------|
| 0   | 0 | 0 | 0 | 0 | 0 | 0 | POM30 |
| 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0     |

Bit 0

| POM30 | P30 pin output mode selection                            |  |  |  |
|-------|----------------------------------------------------------|--|--|--|
| 0     | Normal output mode                                       |  |  |  |
| 1     | N-ch open-drain output (EV <sub>DD</sub> tolerance) mode |  |  |  |

Symbol: P3

| 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|---|---|---|---|---|---|-----|-----|
| 0 | 0 | 0 | 0 | 0 | 0 | P31 | P30 |
| 0 | 0 | 0 | 0 | 0 | 0 | Х   | 0   |

Bit 0

| P30 | Output data control (in output mode) |
|-----|--------------------------------------|
| 0   | Output 0                             |
| 1   | Output 1                             |

Symbol: PM3

| 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    |
|---|---|---|---|---|---|------|------|
| 1 | 1 | 1 | 1 | 1 | 1 | PM31 | PM30 |
| 1 | 1 | 1 | 1 | 1 | 1 | Х    | 0    |

Bit 0

| PM30 | P30 pin I/O mode selection                                           |  |  |
|------|----------------------------------------------------------------------|--|--|
| 0    | Output mode (the pin functions as an output port (output buffer on)) |  |  |
| 1    | Input mode (the pin functions as an input port (output buffer off))  |  |  |

x: Bits not used in this setting item



# 7.4.5.7 Main Processing

Figure 7.10 shows the flowchart for main processing.



Figure 7.10 Main Processing



## 7.4.5.8 Timer RJ Operation Start

Figure 7.11 shows the flowchart for starting timer RJ operation.



Figure 7.11 Timer RJ Operation Start



Starting timer RJ counter operation

• Timer RJ control register 0 (TRJCR0) Starts timer RJ counter operation.

#### Symbol: TRJCR0

| 7 | 6 | 5     | 4     | 3 | 2     | 1     | 0      |
|---|---|-------|-------|---|-------|-------|--------|
| 0 | 0 | TUNDF | TEDGF | 0 | TSTOP | TCSTF | TSTART |
| 0 | 0 | Х     | Х     | 0 | Х     | Х     | 1      |

Bit 0

| TSTART | Timer RJ count start |
|--------|----------------------|
| 0      | Count stops          |
| 1      | Count starts         |

x: Bits not used in this setting item


## 8. Example of Migration from Pulse Width Measurement Mode

# 8.1 Specifications

The same operation as that in pulse width measurement mode in timer RA of R8C/36M can be realized by using timer RJ of RL78/G14.

In pulse width measurement mode, the pulse width of an external signal input to the TRJIO0 pin is measured. When the level specified by the TEDGSEL bit in the TRJIOC0 register is input to the TRJIO0 pin, the decrement is started with the selected count source. When the specified level on the TRJIO0 pin ends, the counter is stopped, the TEDGF bit in the TRJCR0 register is set to 1 (active edge received), and an interrupt request is generated. The measurement of pulse width data is performed by reading the count value while the counter is stopped. Also, when the counter underflows during measurement, the TUNDF bit in the TRJCR0 register is set to 1 (underflow) and an interrupt request is generated.

Table 8.1 lists the peripheral functions to be used and their uses (example of migration from pulse width measurement mode), and Figure 8.1 shows the operation overview (example of migration from pulse width measurement mode).

### Table 8.1 Peripheral Functions to be Used and Their Uses

### (Example of Migration from Pulse Width Measurement Mode)

| Peripheral Function                     | Use                                            |  |  |
|-----------------------------------------|------------------------------------------------|--|--|
| Timer RJ (pulse width measurement mode) | Measure the pulse width of an external signal. |  |  |



Figure 8.1 Operation Overview (Example of Migration from Pulse Width Measurement Mode)



# 8.2 Operation Check Conditions

The sample code described in this chapter has been checked under the conditions listed in the table below.

| ltem                                                          | Description                                                 |
|---------------------------------------------------------------|-------------------------------------------------------------|
| Microcontroller used                                          | RL78/G14 (R5F104LEAFB)                                      |
| Operating frequency                                           | High-speed on-chip oscillator (HOCO) clock: 32 MHz          |
|                                                               | CPU/peripheral hardware clock: 32 MHz                       |
| Operating voltage                                             | 5.0V (can run on a voltage range of 2.9 V to 5.5 V.)        |
|                                                               | LVD operation (VLVD): Reset mode 2.81 V (2.76 V to 2.87 V)  |
| Integrated development<br>environment (CS+)                   | CS+ V6.00.00 from Renesas Electronics Corp.                 |
| C compiler (CS+)                                              | CC-RL V1.05.00 from Renesas Electronics Corp.               |
| Integrated development<br>environment (e <sup>2</sup> studio) | e <sup>2</sup> studio V6.0.0 from Renesas Electronics Corp. |
| C compiler (e <sup>2</sup> studio)                            | CC-RL V1.05.00 from Renesas Electronics Corp.               |

## **Table 8.2 Operation Check Conditions**

# 8.3 Description of Hardware

# 8.3.1 Hardware Configuration Example

Figure 8.2 shows an example of hardware configuration that is used for this chapter.



Figure 8.2 Hardware Configuration (Pulse Width Measurement Mode)

- Cautions: 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-only ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2. Connect any pins whose name begins with  $EV_{SS}$  to  $V_{SS}$  and any pins whose name begins with  $EV_{DD}$  to  $V_{DD}$ , respectively.
  - 3.  $V_{DD}$  must be held at not lower than the reset release voltage ( $V_{LVD}$ ) that is specified as LVD.



## 8.3.2 List of Pins to be Used

Table 8.3 lists the pins to be used and their functions.

| Pin Name   | I/O   | Description              |  |
|------------|-------|--------------------------|--|
| P01/TRJIO0 | Input | Measure the pulse width. |  |

# 8.4 Description of Software

### 8.4.1 Operation Outline

This chapter describes how to set up the pulse width measurement mode of timer RJ.

Each time a valid edge (high-level input ends) is detected on the timer RJ input pin (TRJIO0), the sample code described in this chapter captures the count value of the timer and measures the high-level width of the pulse which arrives at the timer RJ input pin (TRJIO0). When a timer interrupt (INTTRJ0) occurs upon completion of the capture, the sample code calculates the pulse width and stores the calculation result in the on-chip RAM.

Table 8.4 lists the peripheral functions to be used and their uses. Figure 8.3 shows the pulse width measurement mode and its interrupt operation.

(1) Initialize the timer RJ.

<Conditions for setting> Use the pulse width measurement mode as the timer RJ operation mode. Select f<sub>CLK</sub> as the count source of timer RJ. Initialize timer RJ counter register 0 (TRJ0), and measure "H" width of the pulse input to TRJIO0 pin. Use timer interrupts (INTTRJ0) from timer RJ.

- (2) Sets "1" (starts counter operation) to TSTART bit of TRJCR0 register to start the count of timer RJ.
- (3) Execute a HALT instruction to wait for timer interrupts (INTTRJ0).
- (4) When the interrupt request is generated, calculates the pulse width and stores the calculation result in the on-chip RAM.
- (5) The sample code returns to step (3) to execute HALT instruction and waits for the next timer interrupt (INTTRJ0) from timer RJ.



Migration Guide from R8C to RL78: Timer RA to Timer RJ

### Table 8.4 Peripheral Functions to be Used and Their Uses

| Peripheral Function | Use                                    |  |  |
|---------------------|----------------------------------------|--|--|
| Timer RJ            | Measure the pulse width of TRJIO0 pin. |  |  |



### Figure 8.3 Overview of Timer RJ Operation and Interrupts (Pulse Width Measurement Mode)



# 8.4.2 List of Option Byte Setting

Table 8.5 summarizes the settings of the option bytes.

### Table 8.5 Option Byte Settings

| Address       | Value     | Description                                              |  |  |
|---------------|-----------|----------------------------------------------------------|--|--|
| 000C0H/010C0H | 01101110B | Disables the watchdog timer.                             |  |  |
|               |           | (Stops counting after the release from the reset state.) |  |  |
| 000C1H/010C1H | 01111111B | LVD reset mode which uses 2.81 V (2.76 V to 2.87 V)      |  |  |
| 000C2H/010C2H | 11101000B | HS mode, HOCO: 32 MHz                                    |  |  |
| 000C3H/010C3H | 10000100B | Enables the on-chip debugger.                            |  |  |

## 8.4.3 List of Functions

Table 8.6 lists the functions that are used in this sample program.

### **Table 8.6 Functions**

| Function Name         | Outline                                 |
|-----------------------|-----------------------------------------|
| R_TMR_RJ0_Create()    | Initializes timer RJ.                   |
| R_TMR_RJ0_Start()     | Starts timer RJ operation.              |
| r_tmr_rj0_interrupt() | Processes timer interrupts on timer RJ. |

## 8.4.4 Function Specification

The followings are the functions that are used in this sample program.

## [Function Name] R\_TMR\_RJ0\_Create()

| Synopsis     | Initializes timer RJ                |
|--------------|-------------------------------------|
| Header       | r_cg_macrodriver.h                  |
|              | r_cg_timer.h                        |
|              | r_cg_userdefine.h                   |
| Declaration  | void R_TMR_RJ0_Create(void)         |
| Explanation  | This function initializes timer RJ. |
| Arguments    | None                                |
| Return value | None                                |
| Remarks      | None                                |
|              |                                     |

[Function Name] R\_TMR\_RJ0\_Start()

| Synopsis     | Starts timer RJ operation                                                          |
|--------------|------------------------------------------------------------------------------------|
| Header       | r_cg_macrodriver.h                                                                 |
|              | r_cg_timer.h                                                                       |
|              | r_cg_userdefine.h                                                                  |
| Declaration  | void R_TMR_RJ0_Start(void)                                                         |
| Explanation  | This function enables timer RJ interrupts and prepares to measure the pulse width. |
| Arguments    | None                                                                               |
| Return value | None                                                                               |
| Remarks      | None                                                                               |

| [Function | Name] r | _tmr_rj0_ | _interrupt() |  |
|-----------|---------|-----------|--------------|--|
| -         | -       |           |              |  |

| Synopsis     | Timer RJ interrupt processing                                                                      |
|--------------|----------------------------------------------------------------------------------------------------|
| Header       | r_cg_macrodriver.h                                                                                 |
|              | r_cg_timer.h                                                                                       |
|              | r_cg_userdefine.h                                                                                  |
| Declaration  | static voidnear r_tmr_rj0_interrupt(void)                                                          |
| Explanation  | This function calculates the pulse width and stores the calculation result in the on-<br>chip RAM. |
| Arguments    | None                                                                                               |
| Return value | None                                                                                               |
| Remarks      | None                                                                                               |
|              |                                                                                                    |



## 8.4.5 Flow Chart

### 8.4.5.1 Overall Flow

Figure 8.4 shows the overall flow of the sample program described in this chapter.



Figure 8.4 Overall Flow

# 8.4.5.2 Initialization Function

Figure 8.5 shows the flowchart for the initialization function.



### Figure 8.5 Initialization Function

# 8.4.5.3 System Function

Figure 8.6 shows the flowchart for the system function.



Figure 8.6 System Function



## 8.4.5.4 CPU Clock Setting

Figure 8.7 shows the flowchart for setting the CPU clock.







# 8.4.5.5 I/O Port Setting

Figure 8.8 shows the flowchart for setting the I/O ports.



Figure 8.8 I/O Port Setting

Caution: Please provide proper pin treatment and make sure that the electrical specifications are met. Connect each of any unused input-only ports to  $V_{DD}$  or  $V_{SS}$  via a separate resistor.



## 8.4.5.6 Timer RJ Setting

Figure 8.9 shows the flowchart for setting timer RJ.



Figure 8.9 Timer RJ Setting



Start supplying clock to Timer RJ

• Peripheral enable register 1 (PER1) Starts to supply clock to timer RJ.

### Symbol: PER1

| 7     | 6     | 5     | 4      | 3     | 2 | 1 | 0      |
|-------|-------|-------|--------|-------|---|---|--------|
| DACEN | TRGEN | CMPEN | TRD0EN | DTCEN | 0 | 0 | TRJ0EN |
| Х     | Х     | Х     | Х      | Х     | 0 | 0 | 1      |

Bit 0

| <b>TRJ0EN</b> | Control of timer RJ0 input clock supply                                                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 0             | <ul><li>Stops input clock supply.</li><li>SFR used by timer RJ0 cannot be written.</li><li>Timer RJ0 is in the reset status.</li></ul> |
| 1             | Enables input clock supply. <ul> <li>SFR used by timer RJ0 can be read/written.</li> </ul>                                             |

x: Bits not used in this setting item



Setup of timer RJ operation and interrupt level

• Timer RJ control register 0 (TRJCR0) Stops Timer RJ counter operation. Sets the interrupt cycle.

### Symbol: TRJCR0

| 7 | 6 | 5     | 4     | 3 | 2     | 1     | 0      |
|---|---|-------|-------|---|-------|-------|--------|
| 0 | 0 | TUNDF | TEDGF | 0 | TSTOP | TCSTF | TSTART |
| 0 | 0 | Х     | Х     | 0 | Х     | Х     | 0      |

#### Bit 0

| TSTART | Timer RJ count start |
|--------|----------------------|
| 0      | Count stops          |
| 1      | Count starts         |

Disabling timer RJ interrupt

• Interrupt mask flag register (MK1H) Disables interrupt processing.

• Interrupt request flag register (IF1H) Clears the interrupt request flag.

#### Symbol: MK1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| ТММК10 | TRJMK0 | SRMK3<br>CSIMK31<br>IICMK31 | STMK3<br>CSIMK30<br>IICMK30 | KRMK | ІТМК | RTCMK | ADMK |
| Х      | 1      | Х                           | Х                           | Х    | Х    | Х     | Х    |

### Bit 6

| TRJMK0 | Interrupt servicing control  |
|--------|------------------------------|
| 0      | Interrupt servicing enabled  |
| 1      | Interrupt servicing disabled |

Symbol: IF1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| TMIF10 | TRJIF0 | SRIF3<br>CSIIF31<br>IICIF31 | STIF3<br>CSIIF30<br>IICIF30 | KRIF | ITIF | RTCIF | ADIF |
| Х      | 0      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJIF0 | Interrupt request flag                                    |
|--------|-----------------------------------------------------------|
| 0      | No interrupt request signal is generated.                 |
| 1      | Interrupt request is generated, interrupt request status. |

x: Bits not used in this setting item



Setting timer RJ interrupt priority level

• Priority Specification Flag Register (PR11H, PR01H) Specifies level 3 (low priority level).

## Symbol: PR11H

| 7       | 6       | 5                              | 4                              | 3     | 2     | 1      | 0     |
|---------|---------|--------------------------------|--------------------------------|-------|-------|--------|-------|
| TMPR110 | TRJPR10 | SRPR13<br>CSIPR131<br>IICPR131 | STPR13<br>CSIPR130<br>IICPR130 | KRPR1 | ITPR1 | RTCPR1 | ADPR1 |
| Х       | 1       | Х                              | Х                              | Х     | Х     | Х      | Х     |

Symbol: PR01H

| 7       | 6       | 5                              | 4                              | 3     | 2     | 1      | 0     |
|---------|---------|--------------------------------|--------------------------------|-------|-------|--------|-------|
| TMPR010 | TRJPR00 | SRPR03<br>CSIPR031<br>IICPR031 | STPR03<br>CSIPR030<br>IICPR030 | KRPR0 | ITPR0 | RTCPR0 | ADPR0 |
| Х       | 1       | Х                              | Х                              | Х     | Х     | Х      | Х     |

Bit 6

| TRJPR10 | TRJPR00 | Priority level selection              |
|---------|---------|---------------------------------------|
| 0       | 0       | Specify level 0 (high priority level) |
| 0       | 1       | Specify level 1                       |
| 1       | 0       | Specify level 2                       |
| 1       | 1       | Specify level 3 (low priority level)  |

x: Bits not used in this setting item



Setting the timer RJ operation

• Timer RJ mode register 0 (TRJMR0) Count source selection and operation mode selection.

| Symbol: | TRJMR0 |
|---------|--------|
|---------|--------|

| 7 | 6    | 5    | 4    | 3      | 2     | 1     | 0     |
|---|------|------|------|--------|-------|-------|-------|
| 0 | TCK2 | TCK1 | TCK0 | TEDGPL | TMOD2 | TMOD1 | TMOD0 |
| 0 | 0    | 0    | 0    | Х      | 0     | 1     | 1     |

Bit 6 to 4

| TCK2 | TCK1             | TCK0 | Timer RJ count source select |
|------|------------------|------|------------------------------|
| 0    | 0                | 0    | f <sub>CLK</sub>             |
| 0    | 0                | 1    | fclk/8                       |
| 0    | 1                | 1    | fclk/2                       |
| 1    | 0                | 0    | fiL                          |
| 1    | 0                | 1    | Event input from ELC         |
| 1    | 1                | 0    | fsub                         |
|      | Other than above | /e   | Setting prohibited           |

| Bit 2 to 0 |                  |       |                                |
|------------|------------------|-------|--------------------------------|
| TMOD2      | TMOD1            | TMOD0 | Timer RJ operating mode select |
| 0          | 0                | 0     | Timer mode                     |
| 0          | 0                | 1     | Pulse output mode              |
| 0          | 1                | 0     | Event counter mode             |
| 0          | 1                | 1     | Pulse width measurement mode   |
| 1          | 0                | 0     | Pulse period measurement mode  |
|            | Other than above | è     | Setting prohibited             |

x: Bits not used in this setting item



• Timer RJ I/O control register 0 (TRJIOC0) The input/output of timer RJ setting.

Symbol: TRJIOC0

| <sup>°</sup> 7 | 6      | 5     | 4     | 3 | 2     | 1 | 0       |
|----------------|--------|-------|-------|---|-------|---|---------|
| TIOGT1         | TIOGT0 | TIPF1 | TIPF0 | 0 | TOENA | 0 | TEDGSEL |
| Х              | Х      | 0     | 1     | 0 | 0     | 0 | 1       |

Bit 5 to 4

| TIPF1 | TIPF0 | TRJIO input filter select          |
|-------|-------|------------------------------------|
| 0     | 0     | No filter                          |
| 0     | 1     | Filter sampled at f <sub>CLK</sub> |
| 1     | 0     | Filter sampled at fcLk/8           |
| 1     | 1     | Filter sampled at fclk/32          |

### Bit 2

| TOENA | TRJO output enable          |
|-------|-----------------------------|
| 0     | TRJO output disabled (port) |
| 1     | TRJO output enabled         |

- Pulse width measurement mode

Bit 0

| TEDGSEL | TRJIO I/O edge and polarity switching |
|---------|---------------------------------------|
| 0       | Low-level width is measured           |
| 1       | High-level width is measured          |

Setting TRJ0 register

• Timer RJ counter register 0 (TRJ0)

Setup the initial value of TRJ0 register.

| Symb | ol: TRJ | 0  |    |    |    |   |   |   |   |   |   |   |   |   |   |
|------|---------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 15   | 14      | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 0    | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |

Setting TRJIO0 pin

• Port mode register (PM0)

Set TRJIO0 pin as input mode.

Symbol: PM0

| 7 | 6    | 5         | 4 | 3    | 2    | 1    | 0    |
|---|------|-----------|---|------|------|------|------|
| 1 | PM06 | PM06 PM05 |   | PM03 | PM02 | PM01 | PM00 |
| 1 | Х    | Х         | Х | Х    | Х    | 1    | Х    |

Bit 1

| PM01 | P01 pin I/O mode selection                                           |
|------|----------------------------------------------------------------------|
| 0    | Output mode (the pin functions as an output port (output buffer on)) |
| 1    | Input mode (the pin functions as an input port (output buffer off))  |

x: Bits not used in this setting item



# 8.4.5.7 Main Processing

Figure 8.10 shows the flowchart for main processing.



Figure 8.10 Main Processing



# 8.4.5.8 Timer RJ Operation Start

Figure 8.11 shows the flowchart for starting timer RJ operation.



Figure 8.11 Timer RJ Operation Start



- Configuring the timer interrupt
- Interrupt request flag register (IF1H) Clears the interrupt request flag.
- Interrupt mask flag register (MK1H) Enables interrupt processing.

#### Symbol: IF1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| TMIF10 | TRJIF0 | SRIF3<br>CSIIF31<br>IICIF31 | STIF3<br>CSIIF30<br>IICIF30 | KRIF | ITIF | RTCIF | ADIF |
| Х      | 0      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJIF0 | Interrupt request flag                                    |
|--------|-----------------------------------------------------------|
| 0      | No interrupt request signal is generated.                 |
| 1      | Interrupt request is generated, interrupt request status. |

### Symbol: MK1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| ТММК10 | TRJMK0 | SRMK3<br>CSIMK31<br>IICMK31 | STMK3<br>CSIMK30<br>IICMK30 | KRMK | ІТМК | RTCMK | ADMK |
| Х      | 0      | Х                           | Х                           | Х    | Х    | Х     | Х    |

### Bit 6

| TRJMK0 | Interrupt servicing control  |
|--------|------------------------------|
| 0      | Interrupt servicing enabled  |
| 1      | Interrupt servicing disabled |

Starting timer RJ counter operation

• Timer RJ control register 0 (TRJCR0)

Starts timer RJ counter operation.

Symbol: TRJCR0

| 7 | 6 | 5     | 4     | 3 | 2     | 1     | 0      |
|---|---|-------|-------|---|-------|-------|--------|
| 0 | 0 | TUNDF | TEDGF | 0 | TSTOP | TCSTF | TSTART |
| 0 | 0 | Х     | Х     | 0 | Х     | Х     | 1      |

Bit 0

| TSTART | Timer RJ count start |
|--------|----------------------|
| 0      | Count stops          |
| 1      | Count starts         |

x: Bits not used in this setting item



## 8.4.5.9 INTTRJ0 Interrupt Processing

Figure 8.12 shows the flowchart for INTTRJ0 interrupt processing.



#### Figure 8.12 INTTRJ0 Interrupt Processing

## 9. Example of Migration from Pulse Period Measurement Mode

# 9.1 Specifications

The same operation as that in pulse period measurement mode in timer RA of R8C/36M can be realized by using timer RJ of RL78/G14.

In pulse period measurement mode, the pulse period of an external signal input to the TRJIO0 pin is measured. The counter is decremented by the count source selected by bits TCK0 to TCK2 in the TRJMR0 register. When a pulse with the period specified by the TEDGSEL bit in the TRJIOC0 register is input to the TRJIO0 pin, the count value is transferred to the read-out buffer at the rising edge of the count source. The value in the reload register is loaded to the counter at the next rising edge. Simultaneously, the TEDGF bit in the TRJCR0 register is set to 1 (active edge received) and an interrupt request is generated. The read-out buffer (TRJ0 register) is read at this time and the difference from the reload value is the period data of the input pulse. The period data is retained until the read-out buffer is read. When the counter underflows, the TUNDF bit in the TRJCR0 register is set to 1 (underflow) and an interrupt request is generated.

Table 9.1 lists the peripheral functions to be used and their uses (example of migration from pulse period measurement mode), and Figure 9.1 shows the operation overview (example of migration from pulse period measurement mode).

### Table 9.1 Peripheral Functions to be Used and Their Uses

#### (Example of Migration from Pulse Period Measurement Mode)

| Peripheral Function                      | Use                                             |
|------------------------------------------|-------------------------------------------------|
| Timer RJ (pulse period measurement mode) | Measure the pulse period of an external signal. |



Figure 9.1 Operation Overview (Example of Migration from Pulse Period Measurement Mode)

This example applies when the TEDGSEL bit in the TRJIOC0 register is set to 0, and the period from one rising edge to the next edge of the measurement pulse is measured.



# 9.2 Operation Check Conditions

The sample code described in this chapter has been checked under the conditions listed in the table below.

| ltem                                                          | Description                                                 |
|---------------------------------------------------------------|-------------------------------------------------------------|
| Microcontroller used                                          | RL78/G14 (R5F104LEAFB)                                      |
| Operating frequency                                           | High-speed on-chip oscillator (HOCO) clock: 32 MHz          |
|                                                               | CPU/peripheral hardware clock: 32 MHz                       |
| Operating voltage                                             | 5.0V (can run on a voltage range of 2.9 V to 5.5 V.)        |
|                                                               | LVD operation (VLVD): Reset mode 2.81 V (2.76 V to 2.87 V)  |
| Integrated development<br>environment (CS+)                   | CS+ V6.00.00 from Renesas Electronics Corp.                 |
| C compiler (CS+)                                              | CC-RL V1.05.00 from Renesas Electronics Corp.               |
| Integrated development<br>environment (e <sup>2</sup> studio) | e <sup>2</sup> studio V6.0.0 from Renesas Electronics Corp. |
| C compiler (e <sup>2</sup> studio)                            | CC-RL V1.05.00 from Renesas Electronics Corp.               |

## **Table 9.2 Operation Check Conditions**

# 9.3 Description of Hardware

# 9.3.1 Hardware Configuration Example

Figure 9.2 shows an example of hardware configuration that is used for this chapter.



Figure 9.2 Hardware Configuration (Pulse Period Measurement Mode)

- Cautions: 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-only ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2. Connect any pins whose name begins with  $EV_{SS}$  to  $V_{SS}$  and any pins whose name begins with  $EV_{DD}$  to  $V_{DD}$ , respectively.
  - 3.  $V_{DD}$  must be held at not lower than the reset release voltage ( $V_{LVD}$ ) that is specified as LVD.



## 9.3.2 List of Pins to be Used

Table 9.3 lists the pins to be used and their functions.

| Pin Name   | I/O   | Description               |
|------------|-------|---------------------------|
| P01/TRJIO0 | Input | Measure the pulse period. |

# 9.4 Description of Software

## 9.4.1 Operation Outline

This chapter describes how to set up the pulse period measurement mode of timer RJ.

Each time a valid edge (rising edge of the measurement pulse) is detected on the timer RJ input pin (TRJIO0), the sample code described in this chapter captures the count value of the timer and measures the period of the pulse which arrives at the timer RJ input pin (TRJIO0). When a timer interrupt (INTTRJ0) occurs upon completion of the capture, the sample code calculates the pulse period and stores the calculation result in the on-chip RAM.

Table 9.4 lists the peripheral functions to be used and their uses. Figure 9.3 shows the pulse period measurement mode and its interrupt operation.

(1) Initialize the timer RJ.

<Conditions for setting>

Use the pulse period measurement mode as the timer RJ operation mode.

Select  $f_{CLK}$  as the count source of timer RJ.

Initialize timer RJ counter register 0 (TRJ0), and measure from one rising edge to the next rising edge of the pulse input to TRJIO0 pin.

Use timer interrupts (INTTRJ0) from timer RJ.

- (2) Sets "1" (starts counter operation) to TSTART bit of TRJCR0 register to start the count of timer RJ.
- (3) Execute a HALT instruction to wait for timer interrupts (INTTRJ0).
- (4) When the interrupt request is generated, calculates the pulse period and stores the calculation result in the on-chip RAM.
- (5) The sample code returns to step (3) to execute HALT instruction and waits for the next timer interrupt (INTTRJ0) from timer RJ.



Migration Guide from R8C to RL78: Timer RA to Timer RJ

### Table 9.4 Peripheral Functions to be Used and Their Uses

| Peripheral Function | Use                                     |
|---------------------|-----------------------------------------|
| Timer RJ            | Measure the pulse period of TRJIO0 pin. |



Figure 9.3 Overview of Timer RJ Operation and Interrupts (Pulse Period Measurement Mode)



# 9.4.2 List of Option Byte Setting

Table 9.5 summarizes the settings of the option bytes.

### Table 9.5 Option Byte Settings

| Address       | Value     | Description                                              |
|---------------|-----------|----------------------------------------------------------|
| 000C0H/010C0H | 01101110B | Disables the watchdog timer.                             |
|               |           | (Stops counting after the release from the reset state.) |
| 000C1H/010C1H | 0111111B  | LVD reset mode which uses 2.81 V (2.76 V to 2.87 V)      |
| 000C2H/010C2H | 11101000B | HS mode, HOCO: 32 MHz                                    |
| 000C3H/010C3H | 10000100B | Enables the on-chip debugger.                            |

## 9.4.3 List of Functions

Table 9.6 lists the functions that are used in this sample program.

### **Table 9.6 Functions**

| Function Name         | Outline                                 |
|-----------------------|-----------------------------------------|
| R_TMR_RJ0_Create()    | Initializes timer RJ.                   |
| R_TMR_RJ0_Start()     | Starts timer RJ operation.              |
| r_tmr_rj0_interrupt() | Processes timer interrupts on timer RJ. |

## 9.4.4 Function Specification

The followings are the functions that are used in this sample program.

## [Function Name] R\_TMR\_RJ0\_Create()

| Synopsis     | Initializes timer RJ                |
|--------------|-------------------------------------|
| Header       | r_cg_macrodriver.h                  |
|              | r_cg_timer.h                        |
|              | r_cg_userdefine.h                   |
| Declaration  | void R_TMR_RJ0_Create(void)         |
| Explanation  | This function initializes timer RJ. |
| Arguments    | None                                |
| Return value | None                                |
| Remarks      | None                                |
|              |                                     |

[Function Name] R\_TMR\_RJ0\_Start()

| Synopsis     | Starts timer RJ operation                                                           |
|--------------|-------------------------------------------------------------------------------------|
| Header       | r_cg_macrodriver.h                                                                  |
|              | r_cg_timer.h                                                                        |
|              | r_cg_userdefine.h                                                                   |
| Declaration  | void R_TMR_RJ0_Start(void)                                                          |
| Explanation  | This function enables timer RJ interrupts and prepares to measure the pulse period. |
| Arguments    | None                                                                                |
| Return value | None                                                                                |
| Remarks      | None                                                                                |



| [Function Name] r_ti | mr_rj0_interrupt()     |
|----------------------|------------------------|
| Synancia             | Timor P Linterrupt pro |

| Synopsis     | Timer RJ interrupt processing                                                                       |
|--------------|-----------------------------------------------------------------------------------------------------|
| Header       | r_cg_macrodriver.h                                                                                  |
|              | r_cg_timer.h                                                                                        |
|              | r_cg_userdefine.h                                                                                   |
| Declaration  | static voidnear r_tmr_rj0_interrupt(void)                                                           |
| Explanation  | This function calculates the pulse period and stores the calculation result in the on-<br>chip RAM. |
| Arguments    | None                                                                                                |
| Return value | None                                                                                                |
| Remarks      | None                                                                                                |



## 9.4.5 Flow Chart

### 9.4.5.1 Overall Flow

Figure 9.4 shows the overall flow of the sample program described in this chapter.



Figure 9.4 Overall Flow

# 9.4.5.2 Initialization Function

Figure 9.5 shows the flowchart for the initialization function.



### Figure 9.5 Initialization Function

# 9.4.5.3 System Function

Figure 9.6 shows the flowchart for the system function.



**Figure 9.6 System Function** 



## 9.4.5.4 CPU Clock Setting

Figure 9.7 shows the flowchart for setting the CPU clock.







# 9.4.5.5 I/O Port Setting

Figure 9.8 shows the flowchart for setting the I/O ports.



Figure 9.8 I/O Port Setting

Caution: Please provide proper pin treatment and make sure that the electrical specifications are met. Connect each of any unused input-only ports to  $V_{DD}$  or  $V_{SS}$  via a separate resistor.



# 9.4.5.6 Timer RJ Setting

Figure 9.9 shows the flowchart for setting timer RJ.

| R_TMR_RJ0_Create()              |                                                                                                                                                                                                                                          |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable clock supply to timer RJ | PER1 register<br>TRJ0EN bit ← 1                                                                                                                                                                                                          |
| Stops count of timer RJ         | TRJCR0 register TSTART bit $\leftarrow$ 0: Stops count.                                                                                                                                                                                  |
| Timer RJ interrupt disable      | MK1H register<br>TRJMK0 bit $\leftarrow$ 1: Disables INTTRJ0 interrupt<br>IF1H register<br>TRJIF0 bit $\leftarrow$ 0: Clear interrupt request<br>PR11H and PR01H register<br>TRJPR10 $\leftarrow$ 1, TRJPR00 bit $\leftarrow$ 1: Level 3 |
| TRJMR0 register setup           | TRJMR0 register ← 04H<br>TCK2 ~ TCK0 bit ← 000B: Count source fc∟κ<br>TMOD2 ~ TMOD0 bit ← 100B: Pulse period measurement mode                                                                                                            |
| TRJIOC0 register setup          | TRJIOC0 register $\leftarrow$ 10H<br>TIPF1 ~ TIPF0 bit $\leftarrow$ 01B: Filter sampled at fcuk<br>TEDGSEL bit $\leftarrow$ 0: Measure from one rising edge to the next rising edge                                                      |
| TRJ0 register setup             | TRJ0 register ← 0064H (100)                                                                                                                                                                                                              |
| Set TRJIO0 pin                  | PM01 bit ← 1                                                                                                                                                                                                                             |
| return                          |                                                                                                                                                                                                                                          |

Figure 9.9 Timer RJ Setting



Start supplying clock to Timer RJ

• Peripheral enable register 1 (PER1) Starts to supply clock to timer RJ.

### Symbol: PER1

| 7     | 6     | 5     | 4      | 3     | 2 | 1 | 0      |
|-------|-------|-------|--------|-------|---|---|--------|
| DACEN | TRGEN | CMPEN | TRD0EN | DTCEN | 0 | 0 | TRJ0EN |
| Х     | Х     | Х     | Х      | Х     | 0 | 0 | 1      |

Bit 0

| <b>TRJ0EN</b> | Control of timer RJ0 input clock supply                                                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 0             | <ul><li>Stops input clock supply.</li><li>SFR used by timer RJ0 cannot be written.</li><li>Timer RJ0 is in the reset status.</li></ul> |
| 1             | Enables input clock supply. <ul> <li>SFR used by timer RJ0 can be read/written.</li> </ul>                                             |

x: Bits not used in this setting item



Setup of timer RJ operation and interrupt level

• Timer RJ control register 0 (TRJCR0) Stops Timer RJ counter operation. Sets the interrupt cycle.

### Symbol: TRJCR0

| 7 | 6 | 5     | 4     | 3 | 2     | 1     | 0      |
|---|---|-------|-------|---|-------|-------|--------|
| 0 | 0 | TUNDF | TEDGF | 0 | TSTOP | TCSTF | TSTART |
| 0 | 0 | Х     | Х     | 0 | Х     | Х     | 0      |

#### Bit 0

| TSTART | Timer RJ count start |
|--------|----------------------|
| 0      | Count stops          |
| 1      | Count starts         |

Disabling timer RJ interrupt

• Interrupt mask flag register (MK1H) Disables interrupt processing.

• Interrupt request flag register (IF1H) Clears the interrupt request flag.

#### Symbol: MK1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| ТММК10 | TRJMK0 | SRMK3<br>CSIMK31<br>IICMK31 | STMK3<br>CSIMK30<br>IICMK30 | KRMK | ІТМК | RTCMK | ADMK |
| Х      | 1      | Х                           | Х                           | Х    | Х    | Х     | Х    |

### Bit 6

| TRJMK0 | Interrupt servicing control  |
|--------|------------------------------|
| 0      | Interrupt servicing enabled  |
| 1      | Interrupt servicing disabled |

Symbol: IF1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| TMIF10 | TRJIF0 | SRIF3<br>CSIIF31<br>IICIF31 | STIF3<br>CSIIF30<br>IICIF30 | KRIF | ITIF | RTCIF | ADIF |
| Х      | 0      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJIF0 | Interrupt request flag                                    |
|--------|-----------------------------------------------------------|
| 0      | No interrupt request signal is generated.                 |
| 1      | Interrupt request is generated, interrupt request status. |

x: Bits not used in this setting item



Setting timer RJ interrupt priority level

• Priority Specification Flag Register (PR11H, PR01H) Specifies level 3 (low priority level).

## Symbol: PR11H

| 7       | 6       | 5                              | 4                              | 3     | 2     | 1      | 0     |
|---------|---------|--------------------------------|--------------------------------|-------|-------|--------|-------|
| TMPR110 | TRJPR10 | SRPR13<br>CSIPR131<br>IICPR131 | STPR13<br>CSIPR130<br>IICPR130 | KRPR1 | ITPR1 | RTCPR1 | ADPR1 |
| Х       | 1       | Х                              | Х                              | Х     | Х     | Х      | Х     |

Symbol: PR01H

| 7       | 6       | 5                              | 4                              | 3     | 2     | 1      | 0     |
|---------|---------|--------------------------------|--------------------------------|-------|-------|--------|-------|
| TMPR010 | TRJPR00 | SRPR03<br>CSIPR031<br>IICPR031 | STPR03<br>CSIPR030<br>IICPR030 | KRPR0 | ITPR0 | RTCPR0 | ADPR0 |
| Х       | 1       | Х                              | Х                              | Х     | Х     | Х      | Х     |

Bit 6

| TRJPR10 | TRJPR00 | Priority level selection              |
|---------|---------|---------------------------------------|
| 0       | 0       | Specify level 0 (high priority level) |
| 0       | 1       | Specify level 1                       |
| 1       | 0       | Specify level 2                       |
| 1       | 1       | Specify level 3 (low priority level)  |

x: Bits not used in this setting item



Setting the timer RJ operation

• Timer RJ mode register 0 (TRJMR0) Count source selection and operation mode selection.

| 7 | 6    | 5    | 4    | 3      | 2     | 1     | 0     |
|---|------|------|------|--------|-------|-------|-------|
| 0 | TCK2 | TCK1 | TCK0 | TEDGPL | TMOD2 | TMOD1 | TMOD0 |
| 0 | 0    | 0    | 0    | Х      | 1     | 0     | 0     |

Bit 6 to 4

| TCK2 | TCK1             | TCK0 | Timer RJ count source select |
|------|------------------|------|------------------------------|
| 0    | 0                | 0    | fclk                         |
| 0    | 0                | 1    | fclk/8                       |
| 0    | 1                | 1    | fclk/2                       |
| 1    | 0                | 0    | fiL                          |
| 1    | 0                | 1    | Event input from ELC         |
| 1    | 1                | 0    | fsue                         |
|      | Other than above | Ve   | Setting prohibited           |

| Bit 2 to 0 |                  |          |                                |  |  |
|------------|------------------|----------|--------------------------------|--|--|
| TMOD2      | TMOD1            | TMOD0    | Timer RJ operating mode select |  |  |
| 0          | 0                | 0        | Timer mode                     |  |  |
| 0          | 0                | 1        | Pulse output mode              |  |  |
| 0          | 1                | 0        | Event counter mode             |  |  |
| 0          | 1                | 1        | Pulse width measurement mode   |  |  |
| 1          | 0                | 0        | Pulse period measurement mode  |  |  |
|            | Other than above | <u>)</u> | Setting prohibited             |  |  |

x: Bits not used in this setting item



• Timer RJ I/O control register 0 (TRJIOC0) The input/output of timer RJ setting.

Symbol: TRJIOC0

| <sup>°</sup> 7 | 6      | 5     | 4     | 3 | 2     | 1 | 0       |
|----------------|--------|-------|-------|---|-------|---|---------|
| TIOGT1         | TIOGT0 | TIPF1 | TIPF0 | 0 | TOENA | 0 | TEDGSEL |
| Х              | Х      | 0     | 1     | 0 | 0     | 0 | 0       |

Bit 5 to 4

| TIPF1 | TIPF0 | TRJIO input filter select          |
|-------|-------|------------------------------------|
| 0     | 0     | No filter                          |
| 0     | 1     | Filter sampled at f <sub>CLK</sub> |
| 1     | 0     | Filter sampled at fcLk/8           |
| 1     | 1     | Filter sampled at fcLk/32          |

### Bit 2

| TOENA | TRJO output enable          |
|-------|-----------------------------|
| 0     | TRJO output disabled (port) |
| 1     | TRJO output enabled         |

#### - Pulse period measurement mode

Bit 0

| TEDGSEL | TRJIO I/O edge and polarity switch                     |
|---------|--------------------------------------------------------|
| 0       | Measure from one rising edge to the next rising edge   |
| 1       | Measure from one falling edge to the next falling edge |

Setting TRJ0 register

• Timer RJ counter register 0 (TRJ0)

Setup the initial value of TRJ0 register.

| Symb | ol: TRJ | 0  |    |    |    |   |   |   |   |   |   |   |   |   |   |
|------|---------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 15   | 14      | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 0    | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |

Setting TRJIO0 pin

• Port mode register (PM0)

Set TRJIO0 pin as input mode.

Symbol: PM0

| 7 | 6    | 5         | 4 3 |           | 2 | 1    | 0    |
|---|------|-----------|-----|-----------|---|------|------|
| 1 | PM06 | PM06 PM05 |     | PM04 PM03 |   | PM01 | PM00 |
| 1 | Х    | Х         | Х   | Х         | Х | 1    | Х    |

Bit 1

| PM01 | P01 pin I/O mode selection                                           |
|------|----------------------------------------------------------------------|
| 0    | Output mode (the pin functions as an output port (output buffer on)) |
| 1    | Input mode (the pin functions as an input port (output buffer off))  |

x: Bits not used in this setting item


# 9.4.5.7 Main Processing

Figure 9.10 shows the flowchart for main processing.



Figure 9.10 Main Processing



## 9.4.5.8 Timer RJ Operation Start

Figure 9.11 shows the flowchart for starting timer RJ operation.



Figure 9.11 Timer RJ Operation Start



### RL78/G14, R8C/36M Group

- Configuring the timer interrupt
- Interrupt request flag register (IF1H) Clears the interrupt request flag.
- Interrupt mask flag register (MK1H) Enables interrupt processing.

#### Symbol: IF1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| TMIF10 | TRJIF0 | SRIF3<br>CSIIF31<br>IICIF31 | STIF3<br>CSIIF30<br>IICIF30 | KRIF | ITIF | RTCIF | ADIF |
| Х      | 0      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJIF0 | Interrupt request flag                                    |
|--------|-----------------------------------------------------------|
| 0      | No interrupt request signal is generated.                 |
| 1      | Interrupt request is generated, interrupt request status. |

#### Symbol: MK1H

| 7      | 6      | 5                           | 4                           | 3    | 2    | 1     | 0    |
|--------|--------|-----------------------------|-----------------------------|------|------|-------|------|
| ТММК10 | TRJMK0 | SRMK3<br>CSIMK31<br>IICMK31 | STMK3<br>CSIMK30<br>IICMK30 | KRMK | ІТМК | RTCMK | ADMK |
| Х      | 0      | Х                           | Х                           | Х    | Х    | Х     | Х    |

#### Bit 6

| TRJMK0 | Interrupt servicing control  |  |  |  |  |
|--------|------------------------------|--|--|--|--|
| 0      | Interrupt servicing enabled  |  |  |  |  |
| 1      | Interrupt servicing disabled |  |  |  |  |

Starting timer RJ counter operation

• Timer RJ control register 0 (TRJCR0)

Starts timer RJ counter operation.

Symbol: TRJCR0

| 7 | 6 | 5     | 4     | 3 | 2     | 1     | 0      |
|---|---|-------|-------|---|-------|-------|--------|
| 0 | 0 | TUNDF | TEDGF | 0 | TSTOP | TCSTF | TSTART |
| 0 | 0 | Х     | Х     | 0 | Х     | Х     | 1      |

Bit 0

| TSTART | Timer RJ count start |
|--------|----------------------|
| 0      | Count stops          |
| 1      | Count starts         |

x: Bits not used in this setting item

Caution: For details on the register setup procedures, refer to RL78/G14 User's Manual: Hardware.



# 9.4.5.9 INTTRJ0 Interrupt Processing

Figure 9.12 shows the flowchart for INTTRJ0 interrupt processing.





#### RL78/G14, R8C/36M Group

### 10. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

## **11. Reference Documents**

User's Manual: Hardware RL78/G14 User's Manual: Hardware (R01UH0186) R8C/36M Group User's Manual: Hardware (R01UH0259) The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

## Website and Support

Renesas Electronics Website http://www.renesas.com/

Inquiries

http://www.renesas.com/contact/

All trademarks and registered trademarks are the property of their respective owners.



# **Revision History**

|      |               | Description |                                                        |  |  |  |
|------|---------------|-------------|--------------------------------------------------------|--|--|--|
| Rev. | Date          | Page        | Summary                                                |  |  |  |
| 1.00 | Apr. 12, 2018 | -           | First edition issued                                   |  |  |  |
| 1.01 | Oct. 22, 2018 | 6           | Modification of description in Table 2.1               |  |  |  |
|      |               | 11          | Modification of description in Table 2.6               |  |  |  |
|      |               | 16          | Modification of description in Table 3.1               |  |  |  |
|      |               | 16          | Modification of description in Table 3.2               |  |  |  |
|      |               | 56          | Modification of error in Table 7.3                     |  |  |  |
|      |               | 56          | Modification of error in 7.4.1 Operation Outline       |  |  |  |
|      |               | 57          | Modification of error in Table 7.4                     |  |  |  |
|      |               | 75          | Modification of description in 8.4.1 Operation Outline |  |  |  |
|      |               | 95          | Addition of description in 9.4.1 Operation Outline     |  |  |  |
|      |               | 113         | Deletion of old 11. Reference Application Note         |  |  |  |

#### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

- The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
   In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.
   In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function
  - are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal.
   Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

— The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for
  the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by
  you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for velucating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information.

(Rev.4.0-1 November 2017)



#### SALES OFFICES

# Renesas Electronics Corporation

http://www.renesas.com

Renesas Electronics Corporation TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics America Inc. 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Ind Tel: +91-80-67208700, Fax: +91-80-67208777 Indiranagar, Bangalore 560 038, India Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2-558-3737, Fax: +82-2-558-5338