Skip to main content
Renesas Electronics Corporation
DDR5 Register Command Address up to 5600MT/s

Package Information

CAD Model:View CAD Model
Pkg. Type:FCCSP
Pkg. Code:AVG240
Lead Count (#):240
Pkg. Dimensions (mm):13.5 x 8.7 x 0.9
Pitch (mm):0.65

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)
HTS (US)

Product Attributes

Pkg. TypeFCCSP
Lead Count (#)240
Carrier TypeReel
Moisture Sensitivity Level (MSL)3
Qty. per Reel (#)3000
Qty. per Carrier (#)0
Pb (Lead) FreeYes
Pb Free Categorye1 SnAgCu
Temp. Range (°C)0 to 70°C
FunctionDDR5 Gen 2.0 Server RCD
Input Voltage Range (V)1.06 - 1.16
Length (mm)13.5
MOQ3000
Pitch (mm)0.65
Pkg. Dimensions (mm)13.5 x 8.7 x 0.9
Reel Size (in)13
Supply Voltage (V)1.06 - 1.16
Tape & ReelYes
Thickness (mm)0.9
Width (mm)8.7

Description

The RG5R256 (Gen 2 RCD) is a registering clock driver used on DDR5 RDIMMs, LRDIMMs and NVDIMMs. It supports DDR5 server speeds up to 5600 MT/s. Its primary function is to buffer the Command Address (CA) bus, chip selects, and clock between the host controller and the DRAMs. It also creates a BCOM bus to control the data buffers for LRDIMMs.

The RG5R256 contains two separate channels with some common logic such as clocking, but otherwise operate independently of each other. Each channel has a 7-bit double data rate CA bus input, a single parity input, two chip-select inputs, produces two copies of 14-bit single data rate CA bus outputs and two copies of the chip-select outputs. The RCD has a common clock input and PLL, but produces separate clock outputs to the DRAM channels.