Skip to main content
JESD204B/C Compliant Fanout Buffers and Dividers

Package Information

CAD Model:View CAD Model
Pkg. Type:VFQFPN
Pkg. Code:NLG40
Lead Count (#):40
Pkg. Dimensions (mm):6.0 x 6.0 x 0.9
Pitch (mm):0.5

Environmental & Export Classifications

Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090
Moisture Sensitivity Level (MSL)3

Product Attributes

Pkg. TypeVFQFPN
Lead Count (#)40
Carrier TypeTray
Qty. per Reel (#)0
Qty. per Carrier (#)490
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)-40 to 105°C (Tc ≤ 105°C)
105°C Max. Case Temp.1
Adjustable PhaseYes
Advanced FeaturesJESD204B/C, Dual Buffer, Individual output bank enable, Individual output enable, Per-bank divider, Universal outputs
Channels (#)2
Core Voltage (V)3.3
Divider Value1, 2, 3, 4, 6, 8, 12, 16, 24
FunctionBuffer, Divider
Input Freq (MHz)3000
Input TypeLVPECL, LVDS
Inputs (#)2
Length (mm)6
Longevity2040 Apr
MOQ490
Moisture Sensitivity Level (MSL)3
Noise Floor (dBc/Hz)-163
Output Freq Range (MHz)3000
Output Skew (ps)100
Output TypeLVPECL, LVDS, HCSL
Output Voltage (V)3.3
Outputs (#)8
Package Area (mm²)36
Pitch (mm)0.5
Pkg. Dimensions (mm)6.0 x 6.0 x 0.9
PublishedNo
Requires Terms and ConditionsRequires acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Tape & ReelNo
Thickness (mm)0.9
Width (mm)6

Description

The RC18008A is a fully integrated clock and SYSREF signal eight output fanout buffer for JESD204B/C applications. It is designed as a high-performance clock and converter synchronization solution for wireless base station radio equipment boards with JESD204B/C subclass 0, 1, and 2 compliances. The main function of the device is the distribution and fanout of high-frequency clocks and low-frequency system reference signals generated by a JESB204B/C clock generator such as the RC38312A, extending its fanout capabilities and providing additional phase-delay. The RC18008A is optimized to deliver very low phase noise clocks and precise, phase-adjustable SYSREF synchronization signals. Low-skew outputs, low device-to-device skew characteristics and fast output rise/fall times help the system design to achieve deterministic clock and SYSREF phase relationship across devices.