Skip to main content
LVCMOS Clock Generator

Package Information

CAD Model:View CAD Model
Pkg. Type:QSOP
Pkg. Code:PCG28
Lead Count (#):28
Pkg. Dimensions (mm):9.9 x 3.8 x 1.47
Pitch (mm):0.64

Environmental & Export Classifications

Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090
Moisture Sensitivity Level (MSL)1

Product Attributes

Pkg. TypeQSOP
Lead Count (#)28
Pb (Lead) FreeYes
Carrier TypeTube
C-C Jitter Max P-P (ps)250
Core Voltage (V)5
Feedback InputYes
Input Freq (MHz)66 - 66
Input TypeTTL
Inputs (#)2
Length (mm)9.9
MOQ192
Moisture Sensitivity Level (MSL)1
Output Banks (#)8
Output Freq Range (MHz)14 - 66
Output SignalingTTL
Output Skew (ps)500
Output TypeTTL
Output Voltage (V)5
Outputs (#)8
Package Area (mm²)37.6
Pb Free Categorye3 Sn
Pitch (mm)0.64
Pkg. Dimensions (mm)9.9 x 3.8 x 1.47
Prog. ClockNo
PublishedNo
Qty. per Carrier (#)48
Qty. per Reel (#)0
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelNo
Temp. Range (°C)0 to 70°C
Thickness (mm)1.47
Width (mm)3.8

Description

The QS5917T Clock Driver uses an internal phase locked loop (PLL) to lock low skew outputs to one of two reference clock inputs. Eight outputs are available: Q0-Q4, 2xQ, Q/2, Q5. Careful layout and design insures < 500ps skew between the Q0-Q4, and Q/2 outputs. The QS5917T includes an internal RC filter which provides excellent jitter characteristics and eliminates the need for external components. In addition, TTL level outputs reduce clock signal noise. Various combinations of feedback and a divide-by-2 in the VCO path allow applications to be customized for linear VCO operation over a wide range of input SYNC frequencies. The VCO can also be disabled by the PLL_EN signal to allow low frequency or DC testing. The LOCK output asserts to indicate when phase lock has been achieved. The QS5917T is designed for use in high-performance workstations, multi-board computers, networking hardware, and mainframe systems. Several can be used in parallel or scattered throughout a system for guaranteed low skew, system-wide clock distribution networks. For more information on PLL clock driver products, see Application Note AN-227.