Skip to main content
56Gb/s PAM4 CDR/Retimer, Bi-Di

Package Information

CAD Model:View CAD Model
Pkg. Type:BOARD
Pkg. Code:BD0
Lead Count (#):
Pkg. Dimensions (mm):0.0 x 0.0 x 0.0
Pitch (mm):

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)
Pb (Lead) FreeNo
ECCN (US)
HTS (US)

Product Attributes

Pkg. TypeBOARD
Carrier TypeBox
Lead Count (#)0
MOQ1
Pb (Lead) FreeNo
Pb Free Categorye0
Pkg. Dimensions (mm)0.0 x 0.0 x 0.0
PublishedNo
Qty. per Carrier (#)0
Qty. per Reel (#)0
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelNo
Temp. Range (°C)0 to 70°C

Description

The HXC44200 is a bi-directional dual channel PAM-4 CDR/Retimer. It supports a transmission data rate of 56Gbps PAM4 and 28Gbps NRZ. The HXC44200 can be used in a 50G SFP56 form factor and other small form factor modules. The device is optimized for Ethernet application. It is in full compliance with OIF CEI-56G-VSR and CEI-56G-MR. The total power consumption of the HXC44200 is below 700mW.

The HXC44200 has built-in programmable and adaptive equalization in both the receiver and the transmitter paths to compensate for transmission line losses and inter-symbol interference.

Auto DC-offset calibration is implemented with auto phase calibration and the unique CDR / Retimer architecture enables independent receive and transmit CDR loop bandwidth optimization for increased Jitter Tolerance and reduced Jitter Transfer performance.

The chip has a built-in, single 14GHz master VCO providing the oscillator output for each channel. In addition, the self-test functions, such as a PRBS generator / checker, Jitter Tolerance, and Eye Open Monitor, provide designers and users with module-level diagnostics and function tests.

The HXC44200 also integrates a CPU for programmable control, which could reduce BOM cost and enable better module design. I2C interface is used to control the built-in CPU.