Skip to main content
Renesas Electronics Corporation
DDR I/DDR II Phase Lock Loop Zero Delay Buffer

Package Information

CAD Model:View CAD Model
Pkg. Type:TSSOP
Pkg. Code:PGG28
Lead Count (#):28
Pkg. Dimensions (mm):9.7 x 4.4 x 1.0
Pitch (mm):0.65

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)1
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

Product Attributes

Lead Count (#)28
Carrier TypeTube
Moisture Sensitivity Level (MSL)1
Qty. per Reel (#)0
Qty. per Carrier (#)50
Package Area (mm²)42.7
Pkg. Dimensions (mm)9.7 x 4.4 x 1.0
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)0 to 70°C
Accepts Spread Spec InputYes
Advanced FeaturesAccepts Spread Spec Input, Reference Output
App Jitter ComplianceDDR, DDR2
C-C Jitter Max P-P (ps)50
Core Voltage (V)1.8V, 2.5V
Delay ModeVariable
Die FormNo
Diff. Input SignalingSSTL-2
Diff. Output SignalingSSTL-2
Input Freq (MHz)125
Input TypeLVCMOS
Inputs (#)4
Length (mm)9.7
MOQ150
Output Banks (#)1
Output Freq Range (MHz)125
Output Skew (ps)40
Output TypeSSTL-2
Output Voltage (V)2.5V, 1.8V
Outputs (#)6
Period Jitter Max P-P (ps)30
Pitch (mm)0.65
Pkg. TypeTSSOP
Product CategoryZero Delay Buffers
Reference OutputYes
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Spread SpectrumNo
Tape & ReelNo
Thickness (mm)1
Width (mm)4.4

Description

DDR I/DDR II Phase Lock Loop Zero Delay Buffer