Skip to main content
8-output Differential Buffer for PCIe Gen1

Package Information

CAD Model:View CAD Model
Pkg. Type:SSOP
Pkg. Code:PVG48
Lead Count (#):48
Pkg. Dimensions (mm):15.9 x 7.5 x 2.3
Pitch (mm):0.64

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)1
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

Product Attributes

Lead Count (#)48
Carrier TypeTube
Moisture Sensitivity Level (MSL)1
Qty. per Reel (#)0
Qty. per Carrier (#)30
Chipset NameBlackford, Clarksboro, Greencreek, Lindenhurst, Twincastle
Input Freq (MHz)100 - 200
Package Area (mm²)119.3
Pitch (mm)0.64
Pkg. Dimensions (mm)15.9 x 7.5 x 2.3
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)0 to 70°C
Accepts Spread Spec InputYes
Advanced FeaturesHW PLL mode control
App Jitter CompliancePCIe Gen1
ArchitectureCommon
C-C Jitter Max P-P (ps)50
C-C Jitter Typ P-P (ps)35
Chipset ManufacturerIntel
Clock Spec.DB800
Core Voltage (V)3.3
Diff. Input SignalingHCSL
Diff. Inputs1
Diff. Output SignalingHCSL
Diff. Outputs8
Diff. Termination Resistors32
Feedback InputNo
Input TypeHCSL
Inputs (#)1
Length (mm)15.9
MOQ180
Multiplication Value1
Multiply/Divide Value2
Output Banks (#)1
Output Freq Range (MHz)10 - 400
Output Skew (ps)50
Output TypeHCSL
Output Voltage (V)0.8
Outputs (#)8
PLLYes
Pkg. TypeSSOP
Platform NameBensley, Caneland, Glidewell, Lindenhurst, Truland
Power Consumption Typ (mW)533
Prog. ClockNo
PublishedNo
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Tape & ReelNo
Thickness (mm)2.3
Width (mm)7.5

Description

The 9DB801C is a DB800 Version 2.0 Yellow Cover part with PCI Express® support. It can be used in PC or embedded systems to provide outputs that have low cycle-to-cycle jitter (50 ps), low output-to-output skew (100 ps), and are PCI Express® gen 1 compliant. The 9DB801C supports a 1 to 8 output configuration, taking a spread or non spread differential HCSL input from a CK410(B) main clock such as 954101 and 932S401, or any other differential HCSL pair. 9DB801C can generate HCSL or LVDS outputs from 50 to 200 MHz in PLL mode or 0 to 400 MHz in bypass mode. There are two de-jittering modes available selectable through the HIGH_BW# input pin, high bandwidth mode provides de-jittering for spread inputs and low bandwidth mode provides extra de-jittering for non-spread inputs. The SRC_STOP#, PD#, and individual OE# real-time input pins provide completely programmable power management control.