Skip to main content
6-output 3.3 V PCIe Gen1-2-3 Zero Delay / Fanout Buffer

Package Information

CAD Model:View CAD Model
Pkg. Type:SSOP
Pkg. Code:PYG28
Lead Count (#):28
Pkg. Dimensions (mm):10.2 x 5.3 x 1.73
Pitch (mm):0.65

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)1
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

Product Attributes

Lead Count (#)28
Carrier TypeReel
Moisture Sensitivity Level (MSL)1
Qty. per Reel (#)1500
Qty. per Carrier (#)0
C-C Jitter Typ P-P (ps)25
Input Freq (MHz)50 - 100
Output Voltage (V)0.8
Package Area (mm²)54.1
Pkg. Dimensions (mm)10.2 x 5.3 x 1.73
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)-40 to 85°C
Accepts Spread Spec InputYes
Advanced FeaturesHW PLL mode control
App Jitter CompliancePCIe Gen1, PCIe Gen2, PCIe Gen3
ArchitectureCommon
C-C Jitter Max P-P (ps)50
Chipset NameBlackford, Clarksboro, Greencreek, Lindenhurst, Twincastle, San Clemente, Seaburg, Tylersburg
Core Voltage (V)3.3
Diff. Input SignalingHCSL
Diff. Inputs1
Diff. Output SignalingHCSL
Diff. Outputs6
Diff. Termination Resistors24
Feedback InputNo
FunctionZero Delay Buffer
Input TypeHCSL
Inputs (#)1
Length (mm)10.2
MOQ1500
Multiplication Value1
Output Banks (#)1
Output Freq Range (MHz)10 - 110
Output Skew (ps)50
Output TypeHCSL
Outputs (#)6
PLLYes
Pitch (mm)0.65
Pkg. TypeSSOP
Platform NameBensley, Caneland, Glidewell, Lindenhurst, Truland, Stoakley, Thurley, Cranberry Lake
Power Consumption Typ (mW)442
Prog. ClockNo
PublishedNo
Reel Size (in)13
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Tape & ReelYes
Thickness (mm)1.73
Width (mm)5.3

Description

The 9DB633 zero-delay buffer supports PCIe Gen3 requirements, while being backwards compatible to PCIe Gen2 and Gen1. The 9DB633 is driven by a differential SRC output pair from an IDT 932S421 or 932SQ420 or equivalent main clock generator. It attenuates jitter on the input clock and has a selectable PLL bandwidth to maximize performance in systems with or without Spread-Spectrum clocking. An SMBus interface allows control of the PLL bandwidth and bypass options, while 2 clock request (OE#) pins make the 9DB633 suitable for Express Card applications.