Skip to main content
4-output Differential Buffer for PCIe Gen1

Package Information

CAD Model:View CAD Model
Pkg. Type:TSSOP
Pkg. Code:PGG28
Lead Count (#):28
Pkg. Dimensions (mm):9.7 x 4.4 x 1.0
Pitch (mm):0.65

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)1
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

Product Attributes

Lead Count (#)28
Carrier TypeTube
Moisture Sensitivity Level (MSL)1
Qty. per Reel (#)0
Qty. per Carrier (#)50
Chipset NameDB400
Input Freq (MHz)200
Output Voltage (V)3.3
Package Area (mm²)42.7
Pkg. Dimensions (mm)9.7 x 4.4 x 1.0
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)0 to 70°C
Accepts Spread Spec InputYes
Advanced FeaturesHW PLL mode control
App Jitter CompliancePCIe Gen1
ArchitectureCommon
C-C Jitter Max P-P (ps)50
Core Voltage (V)3.3
Diff. Input SignalingHCSL
Diff. Inputs1
Diff. Output SignalingHCSL
Diff. Outputs4
Diff. Termination Resistors16
Feedback InputNo
Input TypeHCSL
Inputs (#)1
Length (mm)9.7
MOQ200
Output Banks (#)1
Output Freq Range (MHz)10 - 400
Output Skew (ps)50
Output TypeHCSL
Outputs (#)4
PLLYes
Pitch (mm)0.65
Pkg. TypeTSSOP
Power Consumption Typ (mW)300
Price (USD)$7.86
Prog. ClockNo
Prog. InterfaceSMBUS
PublishedNo
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Tape & ReelNo
Thickness (mm)1
Width (mm)4.4

Description

The 9DB401 follows the Intel DB400 Differential Buffer Specification v2.0. This buffer provides four PCI-Express SRC clocks. The 9DB401 is driven by a differential input pair from a CK409/CK410/CK410M main clock generator, such as the 952601, 954101 or 954201. It provides outputs meeting tight cycle-to-cycle jitter (50 ps) and output-to-output skew (50ps) requirements.