Skip to main content
Radio Synchronizer

Package Information

CAD Model:View CAD Model
Pkg. Type:VFQFPN
Pkg. Code:NLG88
Lead Count (#):88
Pkg. Dimensions (mm):10.0 x 10.0 x 0.9
Pitch (mm):0.4

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

Product Attributes

Lead Count (#)88
Carrier TypeTray
Moisture Sensitivity Level (MSL)3
Qty. per Reel (#)0
Qty. per Carrier (#)168
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)-40 to 85°C
Country of AssemblyTAIWAN
Country of Wafer FabricationUSA
Accepts Spread Spec InputNo
Additive Phase Jitter Typ RMS (fs)52
Additive Phase Jitter Typ RMS (ps)0.052
Adjustable PhaseYes
Advanced FeatureseEEC, T-BC, T-TSC Class C, 1PPS, DCO, IEEE 1588, JESD204B, JESD204C
Channels (#)1
Core Voltage (V)1.8V
DPLL Channels (#)2
Feedback Divider Resolution (bits)32
Fractional Output Dividers (#)0
Frequency Plan2500 / Output_Divider, 2949.12 / Output_Divider, 3670-3868 / Output_Divider
Grade5G
Input Freq (MHz)1.0E-6 - 1000
Input RedundancyInput Monitor, Digital holdover, Hitless switch, Phase-slope limiting
Input Ref. Divider Resolution (bits)3
Inputs (#)2
JESD204B/C CompliantYes
Length (mm)10
Loop Bandwidth Range (Hz)20 - 100
MOQ168
Noise Floor (dBc/Hz)-165
Output Banks (#)8
Output Divider Resolution (bits)7
Output Freq Range (MHz)1.0E-6 - 1000
Output Skew (ps)74
Output TypeLVDS, LVPECL, LVCMOS
Output Voltage (V)1.8V, 2.5V, 3.3V
Outputs (#)16
PLLYes
Phase Jitter Typ RMS (fs)74
Phase Jitter Typ RMS (ps)0.074
Phase Noise Supports GSMYes
Pitch (mm)0.4
Pkg. Dimensions (mm)10.0 x 10.0 x 0.9
Pkg. TypeVFQFPN
Ports (#)1
Price (USD)$25.26726
Product CategoryJESD204B/C
Prog. ClockYes
PublishedNo
Supply Voltage (V)3.3 - 3.3, 2.5 - 2.5, 1.8 - 1.8
Synthesis ModeInteger, Fractional
Tape & ReelNo
Thickness (mm)0.9
Width (mm)10
Xtal Freq (KHz)15000 - 500000

Description

The 8V19N850 is a fully integrated Radio Unit Clock Synchronizer and Jitter Attenuator designed as a high-performance clock solution for phase/frequency synchronization and signal conditioning of wireless base station radio equipment. The device supports JESD204B/C subclass 0 and 1 device clocks and SYSREF synchronization for converters. The 8V19N850 supports two independent frequency domains: one that can be used for the digital clock (Ethernet and FEC rates) domain with four outputs, and the device clock (RF-PLL) domain with 12 outputs. The Ethernet domain generates frequencies from two independent APLLs for flexibility; the outputs of the RF clock domain generate very low phase noise clocks for ADC/DAC circuits.

From the integrated RF-PLL, the device supports the clock generation of high-frequency device clocks for driving ADC/DAC devices low-frequency synchronization signals (SYSREF). A dual DPLL front-end architecture supports any frequency translation. Each DPLL provides a programmable bandwidth and a DCO function for real-time frequency/phase adjustments. The DPLLs can lock on 1PPS input signals and establish lock within 100s or less. Frequency information can be applied from DPLL-0 to DPLL-1 and vice versa to enable the combining of the frequency characteristics of two references (combo-mode). The 8V19N850 is configured through a pin-mapped I3C (including legacy I2C) and 3/4-wire SPI interface. I2C with master capabilities reads a default configuration from an external ROM device. GPIO ports can be configured for reporting and controlling purposes.