Skip to main content
Low Skew, 1-to-6 LVCMOS/LVTTL Clock Multiplier/Zero Delay Buffer

Package Information

CAD Model:View CAD Model
Pkg. Type:TQFP
Pkg. Code:PRG32
Lead Count (#):32
Pkg. Dimensions (mm):7.0 x 7.0 x 1.4
Pitch (mm):0.8

Environmental & Export Classifications

Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090
Moisture Sensitivity Level (MSL)3

Product Attributes

Pkg. TypeTQFP
Lead Count (#)32
Pb (Lead) FreeYes
Carrier TypeReel
Advanced FeaturesFeedback Input
C-C Jitter Max P-P (ps)45
Core Voltage (V)3.3
Feedback InputYes
Input Freq (MHz)240
Input TypeLVCMOS, LVDS, LVPECL, HSTL, SSTL, HCSL
Inputs (#)2
Length (mm)7
MOQ2000
Moisture Sensitivity Level (MSL)3
Output Banks (#)3
Output Freq Range (MHz)240
Output Skew (ps)165
Output TypeLVCMOS
Output Voltage (V)3.3
Outputs (#)6
Package Area (mm²)49
Pb Free Categorye3 Sn
Pitch (mm)0.8
Pkg. Dimensions (mm)7.0 x 7.0 x 1.4
Prog. ClockNo
PublishedNo
Qty. per Carrier (#)0
Qty. per Reel (#)2000
Reel Size (in)13
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelYes
Temp. Range (°C)-40 to 85°C
Thickness (mm)1.4
Width (mm)7

Description

The 87931I-147 is a low voltage, low skew LVCMOS/LVTTL Clock Multiplier/Zero Delay Buffer. With output frequencies up to 240MHz, the 87931I is targeted for high performance clock applications. Along with a fully integrated PLL, the 87931I-147 contains frequency configurable outputs and an external feedback input for regenerating clocks with "zero delay". Selectable clock inputs, CLK1 and differential CLK0, nCLK0 support redundant clock applications. The CLK_SEL input determines which reference clock is used. The output divider values of Bank A, B and C are controlled by the DIV_SELA, DIV_SELB and DIV_SELC, respectively. For test and system debug purposes, the PLL_SEL input allows the PLL to be bypassed. When LOW, the nMR input resets the internal dividers and forces the outputs to the high impedance state. The effective fanout of the 87931I-147 can be increased to 12 by utilizing the ability of each output to drive two series terminated transmission lines.