Skip to main content
Renesas Electronics Corporation
LVPECL FemtoClock Dynamic Clock Switch/Generator

Package Information

CAD Model:View CAD Model
Pkg. Type:PTQFP
Pkg. Code:DXG48
Lead Count (#):48
Pkg. Dimensions (mm):7.0 x 7.0 x 1.0
Pitch (mm):0.5

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

Product Attributes

Lead Count (#)48
Carrier TypeReel
Moisture Sensitivity Level (MSL)3
Qty. per Reel (#)1000
Qty. per Carrier (#)0
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)0 to 70°C
Core Voltage (V)3.3
Divider Value1, 2, 3, 4, 5, 6, 8, 10
Feedback Divider3 - 3, 4 - 4, 5 - 5, 6 - 6, 8 - 8, 10 - 10
Feedback InputNo
Hitless ProtectionYes
Input Freq (MHz)49 - 213.3
Input TypeLVPECL, LVDS, HSTL, SSTL, HCSL
Inputs (#)2
Length (mm)7
MOQ1000
Output Banks (#)2
Output Freq Range (MHz)49 - 640
Output SignalingLVPECL
Output Skew (ps)100
Output TypeLVPECL
Output Voltage (V)3.3
Outputs (#)6
Package Area (mm²)49
Phase Jitter Typ RMS (ps)0.77
Pitch (mm)0.5
Pkg. Dimensions (mm)7.0 x 7.0 x 1.0
Pkg. TypePTQFP
Product CategoryFemtoClock, Low Jitter Clocks (<700 fs RMS)
Prog. ClockNo
Reel Size (in)13
Reference OutputNo
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Spread SpectrumNo
Tape & ReelYes
Thickness (mm)1
VCO Max Freq (MHz)640
VCO Min Freq (MHz)490
Width (mm)7

Description

The 873995 is a Zero Delay/Multiplier/Divider with hitless input clock switching capability. The 873995 is ideal for use in redundant, fault tolerant clock trees where low phase noise and low jitter are critical. The device receives two differential LVPECL clock signals from which it generates 6 LVPECL clock outputs with "zero" delay. The output divider and feedback divider selections also allow for frequency multiplication or division. The 873995 Dynamic Clock Switch (DCS) circuit continuously monitors both input clock signals. Upon detection of a failure (input clock stuck LOW or HIGH for at least 1 period), INP_BAD for that clock will be set HIGH. If that clock is the primary clock, the DCS will switch to the good secondary clock and phase/frequency alignment will occur with minimal output phase disturbance. The low jitter characteristics combined with input clock monitoring and automatic switching from bad to good input clocks make the 873995 an ideal choice for mission critical applications that utilize 1G or 10G Ethernet or 1G/4G/10G Fibre Channel.