Skip to main content
Renesas Electronics Corporation
WAN PLL With Single Reference Input

Package Information

CAD Model:View CAD Model
Pkg. Type:SSOP
Pkg. Code:PVG56
Lead Count (#):56
Pkg. Dimensions (mm):18.4 x 7.5 x 2.3
Pitch (mm):0.64

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)1
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

Product Attributes

Lead Count (#)56
Carrier TypeTube
Moisture Sensitivity Level (MSL)1
App Jitter ComplianceTR62411, GR-1244-CORE, ETS 300 011
Input Freq (MHz)0.008 - 0.008, 1.544 - 1.544, 2.048 - 2.048
Outputs (#)14
Output Banks (#)12
Output Freq Range (MHz)0.008 - 0.008, 1.544 - 1.544, 3.088 - 3.088, 6.312 - 6.312, 2.048 - 2.048, 4.096 - 4.096, 8.192 - 8.192, 16.384 - 16.384, 32.768 - 32.768
Qty. per Reel (#)0
Qty. per Carrier (#)26
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)0 to 70°C
ApplicationSystem Synchronizer
Channels (#)1
Clock SupportGR-1244-CORE
Core Voltage (V)3.3
Diff. Inputs0
Diff. Outputs0
Input Freq Range TypeTDM, DS1, E1
Input TypeLVCMOS
Inputs (#)1
Length (mm)18.4
MOQ52
Output Freq Range TypeTDM, DS1, E1, DS2
Output TypeLVCMOS
Output Voltage (V)3.3
Package Area (mm²)138
Phase Jitter Typ RMS (ps)1800
Pitch (mm)0.64
Pkg. Dimensions (mm)18.4 x 7.5 x 2.3
Pkg. TypeSSOP
Price (USD)$25.12654
Product CategoryNetwork Synchronization, PDH and SONET/SDH Clocks
Prog. ClockNo
PublishedNo
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelNo
Thickness (mm)2.3
Width (mm)7.5

Description

The 82V3001A is a WAN PLL with single reference input. It contains a Digital Phase-Locked Loop (DPLL), which generates ST-BUS clocks and framing signals that are phase locked to a 2.048 MHz, 1.544 MHz or 8 kHz input reference. The 82V3001A provides eight types of clock signals (C1.5o, C3o, C6o, C2o, C4o, C8o, C16o, C32o) and six types of framing signals (F0o, F8o, F16o, F32o, RSP, TSP) for the multitrunk T1 and E1 primary rate transmission links. The 82V3001A is compliant with AT&T TR62411, Telcordia GR- 1244-CORE Stratum 4 Enhanced and Stratum 4, ETSI ETS 300 011. It meets the jitter/wander tolerance, jitter/wander transfer, intrinsic jitter/ wander, frequency accuracy, capture range, phase change slope, holdover frequency accuracy and MTIE (Maximum Time Interval Error) requirements for these specifications. The 82V3001A can be used in synchronization and timing control for T1 and E1 systems, or used as ST-BUS clock and frame pulse sources. It can also be used in access switch, access routers, ATM edge switches, wireless base station controllers, or IADs (Integrated Access Devices), PBXs and line cards.