Skip to main content
2.5V LVDS,1:6 Glitchless Clock Buffer Terabuffer™ II

Package Information

CAD Model:View CAD Model
Pkg. Type:VFQFPN
Pkg. Code:NLG28
Lead Count (#):28
Pkg. Dimensions (mm):6.0 x 6.0 x 0.85
Pitch (mm):0.65

Environmental & Export Classifications

Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090
Moisture Sensitivity Level (MSL)3

Product Attributes

Pkg. TypeVFQFPN
Lead Count (#)28
Pb (Lead) FreeYes
Carrier TypeTray
Core Voltage (V)2.5
FunctionBuffer, Multiplexer
Input Freq (MHz)800
Input TypeCML, HSTL, LVDS, LVCMOS, LVPECL
Inputs (#)2
Length (mm)6
MOQ245
Moisture Sensitivity Level (MSL)3
Output Banks (#)1
Output Freq Range (MHz)800
Output Skew (ps)25
Output TypeLVDS
Output Voltage (V)2.5
Outputs (#)6
Package Area (mm²)36
Pb Free Categorye3 Sn
Pitch (mm)0.65
Pkg. Dimensions (mm)6.0 x 6.0 x 0.85
PublishedNo
Qty. per Carrier (#)490
Qty. per Reel (#)0
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelNo
Temp. Range (°C)-40 to 85°C
Thickness (mm)0.85
Width (mm)6

Description

The 5T93GL06 2.5V differential clock buffer is a user- selectable differential input to six LVDS outputs. The fanout from a differential input to six LVDS outputs reduces loading on the preceding driver and provides an efficient clock distribution network. The 5T93GL06 can act as a translator from a differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be used to translate to LVDS outputs. The redundant input capability allows for a glitchless change-over from a primary clock source to a secondary clock source up to 650MHz. Selectable inputs are controlled by SEL. During the switchover, the output will disable low for up to three clock cycles of the previously-selected input clock. The outputs will remain low for up to three clock cycles of the newly-selected clock, after which the outputs will start from the newly-selected input. A FSEL pin has been implemented to control the switchover in cases where a clock source is absent or is driven to DC levels below the minimum specifications. The 5T93GL06 outputs can be asynchronously enabled/ disabled. When disabled, the outputs will drive to the value selected by the GL pin. Multiple power and grounds reduce noise.