Skip to main content
3.3V Zero Delay Clock Multiplier

Package Information

CAD Model:View CAD Model
Pkg. Type:SOIC
Pkg. Code:DCG16
Lead Count (#):16
Pkg. Dimensions (mm):9.9 x 3.9 x 1.5
Pitch (mm):1.27

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

Product Attributes

Lead Count (#)16
Carrier TypeReel
Moisture Sensitivity Level (MSL)3
C-C Jitter Max P-P (ps)200
Input Freq (MHz)10 - 133
Qty. per Carrier (#)0
Output Freq Range (MHz)10 - 133
Output Skew (ps)250
Output TypeCMOS, TTL
Package Area (mm²)38.6
Pitch (mm)1.27
Pkg. Dimensions (mm)9.9 x 3.9 x 1.5
Qty. per Reel (#)2500
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)0 to 70°C
Accepts Spread Spec InputNo
Core Voltage (V)3.3
Length (mm)9.9
MOQ2500
Multiply/Divide Value1
Output Banks (#)2
Output Voltage (V)3.3
Outputs (#)8
Pkg. TypeSOIC
Product CategoryZero Delay Buffers
PublishedNo
Reel Size (in)13
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelYes
Thickness (mm)1.5
Width (mm)3.9

Description

The 2308A is a high-speed phase-lock loop (PLL) clock multiplier. It is designed to address high-speed clock distribution and multiplication applications. The zero delay is achieved by aligning the phase between the incoming clock and the output clock, operable within the range of 10 to 133MHz. The 2308A has two banks of four outputs each that are controlled via two select addresses. By proper selection of input addresses, both banks can be put in tri-state mode. In test mode, the PLL is turned off, and the input clock directly drives the outputs for system testing purposes. In the absence of an input clock, the 2308A enters power down. In this mode, the device will draw less than 12uA for Commercial Temperature range and less than 25uA for Industrial temperature range, and the outputs are tri-stated. The 2308A is available in six unique configurations for both prescaling and multiplication of the Input REF Clock. (See available options table.) The PLL is closed externally to provide more flexibility by allowing the user to control the delay between the input clock and the outputs. The 2308A is characterized for both Industrial and Commercial operation.